型号 功能描述 生产厂家 企业 LOGO 操作
74F11

Triple 3-Input AND Gate

General Description This device contains three independent gates, each of which performs the logic AND function.

Fairchild

仙童半导体

74F11

Triple 3-input NAND gate

74F10 Triple 3-input NAND gate 74F11 Triple 3-input AND gate

Philips

飞利浦

74F11

Triple 3-Input AND Gate

文件:64.269 Kbytes Page:5 Pages

Fairchild

仙童半导体

74F11

Triple 3-Input AND Gate

ONSEMI

安森美半导体

Dual JK Negative Edge-Triggered Flip-Flop

General Description The 74F112 contains two independent, high-speed JK flip flops with Direct Set and Clear inputs. Synchronous state changes are initiated by the falling edge of the clock. Triggering occurs at a voltage level of the clock and is not directly related to the transition time. The J

Fairchild

仙童半导体

Dual J-K negative edge-triggered flip-flop

DESCRIPTION The 74F112, Dual Negative Edge-Triggered JK-Type Flip-Flop, feature individual J, K, Clock (CPn), Set (SD) and Reset (RD) inputs, true (Qn) and complementary (Qn) outputs. The SD and RD inputs, when Low, set or reset the outputs as shown in the Function Table, regardless of the level

Philips

飞利浦

Dual JK Negative Edge-Triggered Flip-Flop

General Description The 74F112 contains two independent, high-speed JK flip flops with Direct Set and Clear inputs. Synchronous state changes are initiated by the falling edge of the clock. Triggering occurs at a voltage level of the clock and is not directly related to the transition time. The J

Fairchild

仙童半导体

Dual JK Negative Edge-Triggered Flip-Flop

General Description The 74F112 contains two independent, high-speed JK flip flops with Direct Set and Clear inputs. Synchronous state changes are initiated by the falling edge of the clock. Triggering occurs at a voltage level of the clock and is not directly related to the transition time. The J

Fairchild

仙童半导体

Dual JK Negative Edge-Triggered Flip-Flop

General Description The 74F112 contains two independent, high-speed JK flip flops with Direct Set and Clear inputs. Synchronous state changes are initiated by the falling edge of the clock. Triggering occurs at a voltage level of the clock and is not directly related to the transition time. The J

Fairchild

仙童半导体

Dual JK Negative Edge-Triggered Flip-Flop

General Description The 74F113 offers individual J, K, Set and Clock inputs. When the clock goes HIGH the inputs are enabled and data may be entered. The logic level of the J and K inputs may be changed when the clock pulse is HIGH and the flipflop will perform according to the Truth Table as lo

Fairchild

仙童半导体

Dual J-K negative edge-triggered flip-flops without reset

DESCRIPTION The 74F113, dual negative edge-triggered JK-type flip-flop, features individual J, K, clock (CP), set (SD) inputs, true and complementary outputs. The asynchronous SD input, when low, forces the outputs to the steady state levels as shown in the function table regardless of the level

Philips

飞利浦

Dual JK Negative Edge-Triggered Flip-Flop

General Description The 74F113 offers individual J, K, Set and Clock inputs. When the clock goes HIGH the inputs are enabled and data may be entered. The logic level of the J and K inputs may be changed when the clock pulse is HIGH and the flipflop will perform according to the Truth Table as lo

Fairchild

仙童半导体

Dual JK Negative Edge-Triggered Flip-Flop

General Description The 74F113 offers individual J, K, Set and Clock inputs. When the clock goes HIGH the inputs are enabled and data may be entered. The logic level of the J and K inputs may be changed when the clock pulse is HIGH and the flipflop will perform according to the Truth Table as lo

Fairchild

仙童半导体

Dual JK Negative Edge-Triggered Flip-Flop

General Description The 74F113 offers individual J, K, Set and Clock inputs. When the clock goes HIGH the inputs are enabled and data may be entered. The logic level of the J and K inputs may be changed when the clock pulse is HIGH and the flipflop will perform according to the Truth Table as lo

Fairchild

仙童半导体

Dual JK Negative Edge-Triggered Flip-Flop with Common Clocks and Clears

General Description The 74F114 contains two high-speed JK flip-flops with common Clock and Clear inputs. Synchronous state changes are initiated by the falling edge of the clock. Trig gering occurs at a voltage level of the clock and is not directly related to the transition time. The J and K inp

Fairchild

仙童半导体

Dual J-K negative edge-triggered flip-flop with common clock and reset

DESCRIPTION The 74F114, Dual Negative edge-triggered JK-Type Flip-Flop with common clock and reset inputs, features individual J, K, Clock (CP), Set (SD) and Reset (RD) inputs, true and complementary outputs. The SD and RD inputs, when Low, set or reset the outputs as shown in the Function Table

Philips

飞利浦

Dual JK Negative Edge-Triggered Flip-Flop with Common Clocks and Clears

General Description The 74F114 contains two high-speed JK flip-flops with common Clock and Clear inputs. Synchronous state changes are initiated by the falling edge of the clock. Trig gering occurs at a voltage level of the clock and is not directly related to the transition time. The J and K inp

Fairchild

仙童半导体

Dual JK Negative Edge-Triggered Flip-Flop with Common Clocks and Clears

General Description The 74F114 contains two high-speed JK flip-flops with common Clock and Clear inputs. Synchronous state changes are initiated by the falling edge of the clock. Trig gering occurs at a voltage level of the clock and is not directly related to the transition time. The J and K inp

Fairchild

仙童半导体

Triple 3-Input AND Gate

General Description This device contains three independent gates, each of which performs the logic AND function.

Fairchild

仙童半导体

Triple 3-Input AND Gate

General Description This device contains three independent gates, each of which performs the logic AND function.

Fairchild

仙童半导体

Triple 3-Input AND Gate

General Description This device contains three independent gates, each of which performs the logic AND function.

Fairchild

仙童半导体

Triple 3-Input AND Gate

General Description This device contains three independent gates, each of which performs the logic AND function.

Fairchild

仙童半导体

Triple 3-Input AND Gate

General Description This device contains three independent gates, each of which performs the logic AND function.

Fairchild

仙童半导体

Triple 3-Input AND Gate

General Description This device contains three independent gates, each of which performs the logic AND function.

Fairchild

仙童半导体

Triple 3-Input AND Gate

文件:64.269 Kbytes Page:5 Pages

Fairchild

仙童半导体

Dual JK Negative Edge-Triggered Flip-Flop

文件:83.34 Kbytes Page:7 Pages

Fairchild

仙童半导体

Dual JK Negative Edge-Triggered Flip-Flop

文件:83.34 Kbytes Page:7 Pages

Fairchild

仙童半导体

Dual JK Negative Edge-Triggered Flip-Flop

文件:83.34 Kbytes Page:7 Pages

Fairchild

仙童半导体

Dual JK Negative Edge-Triggered Flip-Flop

文件:83.34 Kbytes Page:7 Pages

Fairchild

仙童半导体

封装/外壳:16-SOIC(0.154",3.90mm 宽) 功能:设置(预设)和复位 包装:管件 描述:IC FF JK TYPE DUAL 1BIT 16SOIC 集成电路(IC) 触发器

ONSEMI

安森美半导体

封装/外壳:16-SOIC(0.154",3.90mm 宽) 功能:设置(预设)和复位 包装:管件 描述:IC FF JK TYPE DUAL 1BIT 16SOIC 集成电路(IC) 触发器

ONSEMI

安森美半导体

Dual JK Negative Edge-Triggered Flip-Flop

文件:83.34 Kbytes Page:7 Pages

Fairchild

仙童半导体

Dual JK Negative Edge-Triggered Flip-Flop

ONSEMI

安森美半导体

Dual JK Negative Edge-Triggered Flip-Flop with Common Clocks and Clears

ONSEMI

安森美半导体

Triple 3-Input AND Gate

文件:64.269 Kbytes Page:5 Pages

Fairchild

仙童半导体

Triple 3-Input AND Gate

文件:347.25 Kbytes Page:10 Pages

TI

德州仪器

Triple 3-Input AND Gate

文件:96.08 Kbytes Page:8 Pages

NSC

国半

Triple 3-Input AND Gate

文件:64.269 Kbytes Page:5 Pages

Fairchild

仙童半导体

Triple 3-Input AND Gate

文件:347.25 Kbytes Page:10 Pages

TI

德州仪器

Triple 3-Input AND Gate

文件:96.08 Kbytes Page:8 Pages

NSC

国半

Triple 3-Input AND Gate

文件:96.08 Kbytes Page:8 Pages

NSC

国半

Triple 3-Input AND Gate

文件:347.25 Kbytes Page:10 Pages

TI

德州仪器

Triple 3-Input AND Gate

文件:64.269 Kbytes Page:5 Pages

Fairchild

仙童半导体

74F11产品属性

  • 类型

    描述

  • 型号

    74F11

  • 制造商

    FAIRCHILD

  • 制造商全称

    Fairchild Semiconductor

  • 功能描述

    Triple 3-Input AND Gate

更新时间:2025-12-25 18:42:00
IC供应商 芯片型号 品牌 批号 封装 库存 备注 价格
TI
23+
NA
20000
FAIRCHILD/仙童
24+
SOP3.9
128
大批量供应优势库存热卖
MOT/NS
23+
DIP-14
6800
只做原装正品假一赔十为客户做到零风险!!
onsemi(安森美)
24+
SOP14
1682
只做原装,提供一站式配单服务,代工代料。BOM配单
NS
24+
SOP3.9MM
3833
只做原装正品现货 欢迎来电查询15919825718
NS
SOP14
68500
一级代理 原装正品假一罚十价格优势长期供货
PHI
NEW
SOP3.9
12300
代理全系列销售,全新原装正品,价格优势,长期供应,量大可订
FSC
25+
SOP3.9M
3062
百分百原装正品 真实公司现货库存 本公司只做原装 可
FAIRCHILD
0112+
SOP16
2255
全新原装进口自己库存优势
Fairchild
25+
274
公司优势库存 热卖中!!

74F11数据表相关新闻