位置:74F112 > 74F112详情

74F112中文资料

厂家型号

74F112

文件大小

59.07Kbytes

页面数量

6

功能描述

Dual JK Negative Edge-Triggered Flip-Flop

数据手册

原厂下载下载地址一下载地址二到原厂下载

生产厂商

FAIRCHILD

74F112数据手册规格书PDF详情

General Description

The 74F112 contains two independent, high-speed JK flip flops with Direct Set and Clear inputs. Synchronous state changes are initiated by the falling edge of the clock. Triggering occurs at a voltage level of the clock and is not directly related to the transition time. The J and K inputs can change when the clock is in either state without affecting the flip-flop, provided that they are in the desired state during the recommended setup and hold times relative to the falling edge of the clock. A LOW signal on SD or CD prevents clocking and forces Q or Q HIGH, respectively.

Simultaneous LOW signals on SD and CD force both Q and Q HIGH.

Asynchronous Inputs:

LOW input to SD sets Q to HIGH level

LOW input to CD sets Q to LOW level

Clear and Set are independent of clock

Simultaneous LOW on CD and SD makes both Q and Q HIGH

74F112产品属性

  • 类型

    描述

  • 型号

    74F112

  • 制造商

    FAIRCHILD

  • 制造商全称

    Fairchild Semiconductor

  • 功能描述

    Dual JK Negative Edge-Triggered Flip-Flop

更新时间:2026-1-29 15:02:00
供应商 型号 品牌 批号 封装 库存 备注 价格
FAIRCHILD
0112+
SOP16
2255
全新原装进口自己库存优势
FAIRCHILD
17+
SOP-16
6200
100%原装正品现货
FAIRCHILD
1999
SOP
548
原装现货海量库存欢迎咨询
FAIRCHILD
1922+
SOP16-3.9MM
12600
Fairchild
25+
90
公司优势库存 热卖中!!
FAIRCHILD
23+
SOP16
20000
全新原装假一赔十
FAIRCHILD
99+02+
SOP-16
2512
FAIRCHILD/仙童
2223+
SOP-16
26800
只做原装正品假一赔十为客户做到零风险
Fairchild/ON
22+
16SOIC
9000
原厂渠道,现货配单
FAIRCHILD/仙童
24+
SOP3.9
128
大批量供应优势库存热卖