位置:74F112SJ > 74F112SJ详情

74F112SJ中文资料

厂家型号

74F112SJ

文件大小

59.07Kbytes

页面数量

6

功能描述

Dual JK Negative Edge-Triggered Flip-Flop

触发器 Dual J-K Flip-Flop

数据手册

原厂下载下载地址一下载地址二到原厂下载

生产厂商

FAIRCHILD

74F112SJ数据手册规格书PDF详情

General Description

The 74F112 contains two independent, high-speed JK flip flops with Direct Set and Clear inputs. Synchronous state changes are initiated by the falling edge of the clock. Triggering occurs at a voltage level of the clock and is not directly related to the transition time. The J and K inputs can change when the clock is in either state without affecting the flip-flop, provided that they are in the desired state during the recommended setup and hold times relative to the falling edge of the clock. A LOW signal on SD or CD prevents clocking and forces Q or Q HIGH, respectively.

Simultaneous LOW signals on SD and CD force both Q and Q HIGH.

Asynchronous Inputs:

LOW input to SD sets Q to HIGH level

LOW input to CD sets Q to LOW level

Clear and Set are independent of clock

Simultaneous LOW on CD and SD makes both Q and Q HIGH

74F112SJ产品属性

  • 类型

    描述

  • 型号

    74F112SJ

  • 功能描述

    触发器 Dual J-K Flip-Flop

  • RoHS

  • 制造商

    Texas Instruments

  • 电路数量

    2

  • 逻辑系列

    SN74

  • 逻辑类型

    D-Type Flip-Flop

  • 极性

    Inverting, Non-Inverting

  • 输入类型

    CMOS

  • 传播延迟时间

    4.4 ns

  • 高电平输出电流

    - 16 mA

  • 低电平输出电流

    16 mA

  • 电源电压-最大

    5.5 V

  • 最大工作温度

    + 85 C

  • 安装风格

    SMD/SMT

  • 封装/箱体

    X2SON-8

  • 封装

    Reel

更新时间:2026-1-31 16:07:00
供应商 型号 品牌 批号 封装 库存 备注 价格
FAIRCHILD
1999
SOP
548
原装现货海量库存欢迎咨询
Fairchild Semiconductor
24+25+
16500
全新原厂原装现货!受权代理!可送样可提供技术支持!
Fairchild/ON
22+
16SOIC
9000
原厂渠道,现货配单
onsemi(安森美)
25+
SO-16P
22412
正规渠道,免费送样。支持账期,BOM一站式配齐
FAI
24+
52SOP14
30000
FSC
2016+
SOP
3000
只做原装,假一罚十,公司可开17%增值税发票!
NS
96+
SOP16
2600
全新原装进口自己库存优势
NS
24+
DIP
25843
公司原厂原装现货假一罚十!特价出售!强势库存!
NS
24+
SOP-16
3500
原装现货,可开13%税票
NS
25+
SOP5.2
2987
绝对全新原装现货供应!