型号 功能描述 生产厂家 企业 LOGO 操作

SYNCHRONOUS DRAM

General Description The 128Mb SDRAM is a high-speed CMOS, dynamic random-access memory containing 134,217,728 bits. It is internally configured as a quad-bank DRAM with a synchronous interface (all signals are registered on the positive edge of the clock signal, CLK). Each of the x4’s 33,554,432-

Micron

美光

SYNCHRONOUS DRAM

General Description The 128Mb SDRAM is a high-speed CMOS, dynamic random-access memory containing 134,217,728 bits. It is internally configured as a quad-bank DRAM with a synchronous interface (all signals are registered on the positive edge of the clock signal, CLK). Each of the x4’s 33,554,432-

Micron

美光

SYNCHRONOUS DRAM

General Description The 128Mb SDRAM is a high-speed CMOS, dynamic random-access memory containing 134,217,728 bits. It is internally configured as a quad-bank DRAM with a synchronous interface (all signals are registered on the positive edge of the clock signal, CLK). Each of the x4’s 33,554,432-

Micron

美光

SYNCHRONOUS DRAM

General Description The 128Mb SDRAM is a high-speed CMOS, dynamic random-access memory containing 134,217,728 bits. It is internally configured as a quad-bank DRAM with a synchronous interface (all signals are registered on the positive edge of the clock signal, CLK). Each of the x4’s 33,554,432-

Micron

美光

SYNCHRONOUS DRAM

General Description The 128Mb SDRAM is a high-speed CMOS, dynamic random-access memory containing 134,217,728 bits. It is internally configured as a quad-bank DRAM with a synchronous interface (all signals are registered on the positive edge of the clock signal, CLK). Each of the x4’s 33,554,432-

Micron

美光

SYNCHRONOUS DRAM

General Description The 128Mb SDRAM is a high-speed CMOS, dynamic random-access memory containing 134,217,728 bits. It is internally configured as a quad-bank DRAM with a synchronous interface (all signals are registered on the positive edge of the clock signal, CLK). Each of the x4’s 33,554,432-

Micron

美光

SYNCHRONOUS DRAM

General Description The 128Mb SDRAM is a high-speed CMOS, dynamic random-access memory containing 134,217,728 bits. It is internally configured as a quad-bank DRAM with a synchronous interface (all signals are registered on the positive edge of the clock signal, CLK). Each of the x4’s 33,554,432-

Micron

美光

SYNCHRONOUS DRAM

General Description The 128Mb SDRAM is a high-speed CMOS, dynamic random-access memory containing 134,217,728 bits. It is internally configured as a quad-bank DRAM with a synchronous interface (all signals are registered on the positive edge of the clock signal, CLK). Each of the x4’s 33,554,432-

Micron

美光

SYNCHRONOUS DRAM

General Description The 128Mb SDRAM is a high-speed CMOS, dynamic random-access memory containing 134,217,728 bits. It is internally configured as a quad-bank DRAM with a synchronous interface (all signals are registered on the positive edge of the clock signal, CLK). Each of the x4’s 33,554,432-

Micron

美光

SYNCHRONOUS DRAM

General Description The 128Mb SDRAM is a high-speed CMOS, dynamic random-access memory containing 134,217,728 bits. It is internally configured as a quad-bank DRAM with a synchronous interface (all signals are registered on the positive edge of the clock signal, CLK). Each of the x4’s 33,554,432-

Micron

美光

SYNCHRONOUS DRAM

General Description The 128Mb SDRAM is a high-speed CMOS, dynamic random-access memory containing 134,217,728 bits. It is internally configured as a quad-bank DRAM with a synchronous interface (all signals are registered on the positive edge of the clock signal, CLK). Each of the x4’s 33,554,432-

Micron

美光

SYNCHRONOUS DRAM

General Description The 128Mb SDRAM is a high-speed CMOS, dynamic random-access memory containing 134,217,728 bits. It is internally configured as a quad-bank DRAM with a synchronous interface (all signals are registered on the positive edge of the clock signal, CLK). Each of the x4’s 33,554,432-

Micron

美光

SYNCHRONOUS DRAM

General Description The 128Mb SDRAM is a high-speed CMOS, dynamic random-access memory containing 134,217,728 bits. It is internally configured as a quad-bank DRAM with a synchronous interface (all signals are registered on the positive edge of the clock signal, CLK). Each of the x4’s 33,554,432-

Micron

美光

封装/外壳:60-FBGA 包装:卷带(TR)剪切带(CT) 描述:IC SDRAM 128MBIT 133MHZ 60FBGA 集成电路(IC) 存储器

ETC

知名厂家

封装/外壳:60-FBGA 包装:托盘 描述:IC DRAM 128MBIT PARALLEL 60FBGA 集成电路(IC) 存储器

ETC

知名厂家

SYNCHRONOUS DRAM

Micron

美光

SYNCHRONOUS DRAM

文件:4.137859 Mbytes Page:55 Pages

Micron

美光

MT48LC16M8A2FB产品属性

  • 类型

    描述

  • 型号

    MT48LC16M8A2FB

  • 制造商

    Micron Technology Inc

  • 功能描述

    IC SDRAM 128MBIT 133MHZ 60FBGA

更新时间:2025-12-25 23:00:00
IC供应商 芯片型号 品牌 批号 封装 库存 备注 价格
micron(镁光)
24+
标准封装
13048
全新原装正品/价格优惠/质量保障
MICRON
2016+
TSOP54
4271
只做原装,假一罚十,公司可开17%增值税发票!
Micron Technology Inc.
2年内批号
54-TSOP II
4800
只供原装进口公司现货+可订货
MICRON
26+
TSOP54
360000
原装现货
MICRON
25+
TSOP54
18600
百分百原装正品 真实公司现货库存 本公司只做原装 可
MICRON/美光
2022+
TSOP
788
只做进口原装正品现货,开13%增值税票!
MICRON/美光
25+
BGA
12496
MICRON/美光原装正品MT48LC16M8A2FB-75:E即刻询购立享优惠#长期有货
MICRON/镁光
22+
BGA
5000
原装正品,实单请联系
MICRON
2025+
TSOP
3795
全新原装、公司现货热卖
MICRON
2024+
N/A
70000
柒号只做原装 现货价秒杀全网

MT48LC16M8A2FB数据表相关新闻