位置:MT48LC16M8A2FB-75L > MT48LC16M8A2FB-75L详情

MT48LC16M8A2FB-75L中文资料

厂家型号

MT48LC16M8A2FB-75L

文件大小

1844.31Kbytes

页面数量

59

功能描述

SYNCHRONOUS DRAM

数据手册

下载地址一下载地址二到原厂下载

生产厂商

MICRON

MT48LC16M8A2FB-75L数据手册规格书PDF详情

General Description

The 128Mb SDRAM is a high-speed CMOS, dynamic random-access memory containing 134,217,728 bits. It is internally configured as a quad-bank DRAM with a synchronous interface (all signals are registered on the positive edge of the clock signal, CLK). Each of the x4’s 33,554,432-bit banks is organized as 4096 rows by 2048 columns by 4 bits. Each of the x8’s 33,554,432-bit banks is organized as 4096 rows by 1024 columns by 8 bits. Each of the x16’s 33,554,432-bit banks is organized as 4096 rows by 512 columns by 16 bits.

Read and write accesses to the SDRAM are burst-oriented; accesses start at a selected location and continue for a programmed number of locations in a programmed sequence. Accesses begin with the registration of an ACTIVE command, which is then followed by a READ or WRITE command. The address bits registered coincident with the ACTIVE command are used to select the bank and row to be accessed (BA[1:0] select the bank; A[11:0] select the row). The address bits registered coincident with the READ or WRITE command are used to select the starting column location for the burst access.

The 128Mb SDRAM uses an internal pipelined architecture to achieve high-speed operation. This architecture is compatible with the 2n rule of prefetch architectures, but it also allows the column address to be changed on every clock cycle to achieve a high speed, fully random access. Precharging one bank while accessing one of the other three banks will hide the PRECHARGE cycles and provide seamless, high-speed, random-access operation.

The 128Mb SDRAM is designed to operate in 3.3V memory systems. An auto refresh mode is provided, along with a power-saving, power-down mode. All inputs and outputs are LVTTL-compatible.

The devices offer substantial advances in DRAM operating performance, including the ability to synchronously burst data at a high data rate with automatic column-address generation, the ability to interleave between internal banks to hide precharge time, and the capability to randomly change column addresses on each clock cycle during a burst access.

Features

• PC100- and PC133-compliant

• Fully synchronous; all signals registered on positive edge of system clock

• Internal, pipelined operation; column address can be changed every clock cycle

• Internal banks for hiding row access/precharge

• Programmable burst lengths (BL): 1, 2, 4, 8, or full page

• Auto precharge, includes concurrent auto precharge and auto refresh modes

• Auto refresh mode; standard and low power

– 64ms, 4096-cycle (industrial)

– 16ms, 4096-cycle refresh (automotive)

• LVTTL-compatible inputs and outputs

• Single 3.3V ±0.3V power supply

• AEC-Q100

• PPAP submission

• 8D response time

MT48LC16M8A2FB-75L产品属性

  • 类型

    描述

  • 型号

    MT48LC16M8A2FB-75L

  • 制造商

    MICRON

  • 制造商全称

    Micron Technology

  • 功能描述

    SYNCHRONOUS DRAM

更新时间:2025-10-21 10:18:00
供应商 型号 品牌 批号 封装 库存 备注 价格
MICRON
23+24
FBGA
3980
主营原装存储,可编程逻辑微处理芯片
Micron
22+
60FBGA (8x16)
9000
原厂渠道,现货配单
MICRON
25+
BGA-60
1001
就找我吧!--邀您体验愉快问购元件!
Micron
25+
电联咨询
7800
公司现货,提供拆样技术支持
Micron
23+
60FBGA (8x16)
8000
只做原装现货
MICRON
2025+
TSOP
3587
全新原厂原装产品、公司现货销售
Micron
24+
TSOP54
50000
专营Micron全线品牌假一赔万原装进口货可开增值税发票
MICRON
23+
NA
312
专做原装正品,假一罚百!
MICRON
1716+
?
7500
只做原装进口,假一罚十
MICRON
2526+
原厂封装
12500
15年芯片行业经验/只供原装正品:0755-83267371邹小姐