位置:MT48LC16M8A2 > MT48LC16M8A2详情
MT48LC16M8A2中文资料
MT48LC16M8A2数据手册规格书PDF详情
General Description
The 128Mb SDRAM is a high-speed CMOS, dynamic random-access memory containing 134,217,728 bits. It is internally configured as a quad-bank DRAM with a synchronous interface (all signals are registered on the positive edge of the clock signal, CLK). Each of the x4’s 33,554,432-bit banks is organized as 4096 rows by 2048 columns by 4 bits. Each of the x8’s 33,554,432-bit banks is organized as 4096 rows by 1024 columns by 8 bits. Each of the x16’s 33,554,432-bit banks is organized as 4096 rows by 512 columns by 16 bits.
Read and write accesses to the SDRAM are burst-oriented; accesses start at a selected location and continue for a programmed number of locations in a programmed sequence. Accesses begin with the registration of an ACTIVE command, which is then followed by a READ or WRITE command. The address bits registered coincident with the ACTIVE command are used to select the bank and row to be accessed (BA[1:0] select the bank; A[11:0] select the row). The address bits registered coincident with the READ or WRITE command are used to select the starting column location for the burst access.
The 128Mb SDRAM uses an internal pipelined architecture to achieve high-speed operation. This architecture is compatible with the 2n rule of prefetch architectures, but it also allows the column address to be changed on every clock cycle to achieve a high speed, fully random access. Precharging one bank while accessing one of the other three banks will hide the PRECHARGE cycles and provide seamless, high-speed, random-access operation.
The 128Mb SDRAM is designed to operate in 3.3V memory systems. An auto refresh mode is provided, along with a power-saving, power-down mode. All inputs and outputs are LVTTL-compatible.
The devices offer substantial advances in DRAM operating performance, including the ability to synchronously burst data at a high data rate with automatic column-address generation, the ability to interleave between internal banks to hide precharge time, and the capability to randomly change column addresses on each clock cycle during a burst access.
Features
• PC100- and PC133-compliant
• Fully synchronous; all signals registered on positive edge of system clock
• Internal, pipelined operation; column address can be changed every clock cycle
• Internal banks for hiding row access/precharge
• Programmable burst lengths (BL): 1, 2, 4, 8, or full page
• Auto precharge, includes concurrent auto precharge and auto refresh modes
• Auto refresh mode; standard and low power
– 64ms, 4096-cycle (industrial)
– 16ms, 4096-cycle refresh (automotive)
• LVTTL-compatible inputs and outputs
• Single 3.3V ±0.3V power supply
• AEC-Q100
• PPAP submission
• 8D response time
MT48LC16M8A2产品属性
- 类型
描述
- 型号
MT48LC16M8A2
- 制造商
MICRON
- 制造商全称
Micron Technology
- 功能描述
SYNCHRONOUS DRAM
| 供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
|---|---|---|---|---|---|---|---|
MICRON |
24+ |
TSOP54 |
8950 |
BOM配单专家,发货快,价格低 |
|||
micron(镁光) |
24+ |
标准封装 |
13048 |
全新原装正品/价格优惠/质量保障 |
|||
MICRON/镁光 |
24+ |
TSOP |
27000 |
绝对全新原装现货特价销售,欢迎来电查询 |
|||
MICRON/美光 |
25+ |
BGA |
12496 |
MICRON/美光原装正品MT48LC16M8A2FB-75:E即刻询购立享优惠#长期有货 |
|||
Micron/美光 |
24+ |
60-FBGA (8x16) |
630000 |
原厂原装 |
|||
MICRON |
2024+ |
N/A |
70000 |
柒号只做原装 现货价秒杀全网 |
|||
MICRON |
17+ |
TSOP |
6200 |
100%原装正品现货 |
|||
MICRON |
2016+ |
TSOP54 |
4271 |
只做原装,假一罚十,公司可开17%增值税发票! |
|||
MICRON |
25+ |
TSOP54 |
18600 |
百分百原装正品 真实公司现货库存 本公司只做原装 可 |
|||
MICRON |
17+18ROHS原装 |
TSOP54 |
12350 |
供应元器件代理分销QQ350053121原装特价 |
MT48LC16M8A2TG-75IT:G 价格
参考价格:¥48.0744
MT48LC16M8A2 资料下载更多...
MT48LC16M8A2 芯片相关型号
- MT28F008B3SG-9TET
- MT28F128J3FS-11
- MT28F128J3FS-11ET
- MT28F322D18FH-70BET
- MT28F322D18FH-80BET
- MT28F322D20FH-805BET
- MT28F640J3FS-12ET
- MT28F640J3FS-15
- MT28F640J3FS-15ET
- MT28F800B3VG-9BET
- MT28S2M32B1LC
- MT46V16M16FJ-75Z
- MT46V16M8TG-75L
- MT46V32M16TG-75
- MT46V32M16TG-75Z
- MT46V32M4TG-75Z
- MT46V32M8FJ-6T
- MT48LC2M8A2
- MT48LC32M4A1TG
- MT48LC8M16A2TG-6A
- MT48LC8M16A2TG-75
- MT49H16M16FM
- MT4C1M16E5
- MT4C4001JS-8
- MT4LC1M16E5TG-6
- PIC16C66-10/PQ
- PIC16C66-10/SP
- PIC16C66-10E/TQ
- PIC16C66-10I/PQ
- PIC16C66-20I/SP
MICRON相关芯片制造商
Datasheet数据表PDF页码索引
- P1
- P2
- P3
- P4
- P5
- P6
- P7
- P8
- P9
- P10
- P11
- P12
- P13
- P14
- P15
- P16
- P17
- P18
- P19
- P20
- P21
- P22
- P23
- P24
- P25
- P26
- P27
- P28
- P29
- P30
- P31
- P32
- P33
- P34
- P35
- P36
- P37
- P38
- P39
- P40
- P41
- P42
- P43
- P44
- P45
- P46
- P47
- P48
- P49
- P50
- P51
- P52
- P53
- P54
- P55
- P56
- P57
- P58
- P59
- P60
- P61
- P62
- P63
- P64
- P65
- P66
- P67
- P68
- P69
- P70
- P71
- P72
- P73
- P74
- P75
- P76
- P77
- P78
- P79
- P80
- P81
- P82
- P83
- P84
- P85
- P86
- P87
- P88
- P89
- P90
- P91
- P92
- P93
- P94
- P95
- P96
- P97
- P98
- P99
- P100
- P101
- P102
- P103
- P104
- P105
- P106
