位置:ADS54J42 > ADS54J42详情
ADS54J42中文资料
ADS54J42数据手册规格书PDF详情
1 Features
1• 16-bit resolution, dual-channel, 1-GSPS ADC
• Noise floor: –159 dBFS/Hz
• Spectral performance (fIN = 170 MHz at –1 dBFS):
– SNR: 70 dBFS
– NSD: –157 dBFS/Hz
– SFDR: 86 dBc (including interleaving tones)
– SFDR: 89 dBc (except HD2, HD3, and
interleaving tones)
• Spectral performance (fIN = 350 MHz at –1 dBFS):
– SNR: 67.5 dBFS
– NSD: –154.5 dBFS/Hz
– SFDR: 75 dBc
– SFDR: 85 dBc (except HD2, HD3, and
interleaving tones)
• Channel isolation: 100 dBc at fIN = 170 MHz
• Input full-scale: 1.9 VPP
• Input bandwidth (3 dB): 1.2 GHz
• On-chip dither
• Integrated wideband DDC block
• JESD204B interface with subclass 1 support:
– 2 lanes per ADC at 10.0 Gbps
– 4 lanes per ADC at 5.0 Gbps
– Support for multi-chip synchronization
• Power dissipation: 1.35 W/Ch at 1 GSPS
• Package: 72-pin VQFNP (10 mm × 10 mm)
2 Applications
• Radar and antenna arrays
• Broadband wireless
• Cable CMTS, DOCSIS 3.1 receivers
• Communications test equipment
• Microwave receivers
• Software-defined radio (SDR)
• Digitizers
• Medical imaging and diagnostics
3 Description
The ADS54J60 is a low-power, wide-bandwidth, 16-
bit, 1.0-GSPS, dual-channel, analog-to-digital
converter (ADC). Designed for high signal-to-noise
ratio (SNR), the device delivers a noise floor of
–159 dBFS/Hz for applications aiming for highest
dynamic range over a wide instantaneous bandwidth.
The device supports the JESD204B serial interface
with data rates up to 10 Gbps, supporting two or four
lanes per ADC. The buffered analog input provides
uniform input impedance across a wide frequency
range while minimizing sample-and-hold glitch
energy. Each ADC channel optionally can be
connected to a wideband digital down-converter
(DDC) block. The ADS54J60 provides excellent
spurious-free dynamic range (SFDR) over a large
input frequency range with very low power
consumption.
The JESD204B interface reduces the number of
interface lines, allowing high system integration
density. An internal phase-locked loop (PLL)
multiplies the ADC sampling clock to derive the bit
clock that is used to serialize the 16-bit data from
each channel.
| 供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
|---|---|---|---|---|---|---|---|
TI/德州仪器 |
25+ |
QFN |
32360 |
TI/德州仪器全新特价ADS54J42WIRMPT即刻询购立享优惠#长期有货 |
|||
TI |
2024+ |
N/A |
70000 |
柒号只做原装 现货价秒杀全网 |
|||
TI |
24+ |
VQFN72 |
100 |
||||
TI德州仪器 |
22+ |
24000 |
原装正品现货,实单可谈,量大价优 |
||||
TI |
25+ |
DFN-72 |
36 |
就找我吧!--邀您体验愉快问购元件! |
|||
TI |
21+ |
VQFN |
2000 |
只做原装,绝对现货,原厂代理商渠道,欢迎电话微信查 |
|||
TI/德州仪器 |
23+ |
VQFN |
50000 |
全新原装正品现货,支持订货 |
|||
TI |
23+ |
VQFN |
50000 |
全新原装正品现货,支持订货 |
|||
TI |
22+ |
72VQFN |
9000 |
原厂渠道,现货配单 |
|||
TI |
25+ |
VQFN |
8880 |
原装认准芯泽盛世! |
ADS54J42 资料下载更多...
ADS54J42 芯片相关型号
Datasheet数据表PDF页码索引
- P1
- P2
- P3
- P4
- P5
- P6
- P7
- P8
- P9
- P10
- P11
- P12
- P13
- P14
- P15
- P16
- P17
- P18
- P19
- P20
- P21
- P22
- P23
- P24
- P25
- P26
- P27
- P28
- P29
- P30
- P31
- P32
- P33
- P34
- P35
- P36
- P37
- P38
- P39
- P40
- P41
- P42
- P43
- P44
- P45
- P46
- P47
- P48
- P49
- P50
- P51
- P52
- P53
- P54
- P55
- P56
- P57
- P58
- P59
- P60
- P61
- P62
- P63
- P64
- P65
- P66
- P67
- P68
- P69
- P70
- P71
- P72
- P73
- P74
- P75
- P76
- P77
- P78
- P79
- P80
- P81
- P82
- P83
- P84
- P85
- P86
- P87
- P88
- P89
- P90
- P91
- P92
- P93
- P94
- P95
- P96
- P97
- P98
- P99
- P100
- P101
- P102
- P103
- P104
- P105
- P106
