位置:ADS54J42 > ADS54J42详情

ADS54J42中文资料

厂家型号

ADS54J42

文件大小

5644.17Kbytes

页面数量

117

功能描述

ADS54J40 Dual-Channel, 14-Bit, 1.0-GSPS Analog-to-Digital Converter

数据手册

下载地址一下载地址二到原厂下载

生产厂商

TI2

ADS54J42数据手册规格书PDF详情

1 Features

• 14-bit resolution, dual-channel, 1-GSPS ADC

• Noise floor: –158 dBFS/Hz

• Spectral performance (fIN = 170 MHz at –1 dBFS):

– SNR: 69.0 dBFS

– NSD: –155.9 dBFS/Hz

– SFDR: 86 dBc (Including Interleaving Tones)

– SFDR: 89 dBc (Except HD2, HD3, and

interleaving tones)

• Spectral performance (fIN = 350 MHz at –1 dBFS):

– SNR: 66.3 dBFS

– NSD: –153.3 dBFS/Hz

– SFDR: 75 dBc

– SFDR: 85 dBc (except HD2, HD3, and

interleaving tones)

• Channel isolation: 100 dBc at fIN = 170 MHz

• Input full-scale: 1.9 VPP

• Input bandwidth (3 dB): 1.2 GHz

• On-chip dither

• Integrated wideband DDC block

• JESD204B interface with subclass 1 support:

– 2 lanes per ADC at 10.0 Gbps

– 4 lanes per ADC at 5.0 Gbps

– Support for multi-chip synchronization

• Power dissipation: 1.35 W/ch at 1 GSPS

• Package: 72-pin VQFNP (10 mm × 10 mm)

2 Applications

• Radar and antenna arrays

• Broadband wireless

• Cable CMTS, DOCSIS 3.1 receivers

• Communications test equipment

• Microwave receivers

• Software Defined Radio (SDR)

• Digitizers

• Medical imaging and diagnostics

3 Description

The ADS54J40 is a low-power, wide-bandwidth, 14-

bit, 1.0-GSPS, dual-channel, analog-to-digital

converter (ADC). Designed for high signal-to-noise

ratio (SNR), the device delivers a noise floor of –158

dBFS/Hz for applications aiming for highest dynamic

range over a wide instantaneous bandwidth. The

device supports the JESD204B serial interface with

data rates up to 10.0 Gbps, supporting two or four

lanes per ADC. The buffered analog input provides

uniform input impedance across a wide frequency

range and minimizes sample-and-hold glitch energy.

Each ADC channel optionally can be connected to a

wideband digital down-converter (DDC) block. The

ADS54J40 provides excellent spurious-free dynamic

range (SFDR) over a large input frequency range with

very low power consumption.

The JESD204B interface reduces the number of

interface lines, allowing high system integration

density. An internal phase-locked loop (PLL) multiplies

the ADC sampling clock to derive the bit clock that is

used to serialize the 14-bit data from each channel.

更新时间:2025-10-21 9:06:00
供应商 型号 品牌 批号 封装 库存 备注 价格
TI/德州仪器
25+
QFN
32360
TI/德州仪器全新特价ADS54J42WIRMPT即刻询购立享优惠#长期有货
TI
2024+
N/A
70000
柒号只做原装 现货价秒杀全网
TI
24+
VQFN72
100
TI德州仪器
22+
24000
原装正品现货,实单可谈,量大价优
TI
25+
DFN-72
36
就找我吧!--邀您体验愉快问购元件!
TI
21+
VQFN
2000
只做原装,绝对现货,原厂代理商渠道,欢迎电话微信查
TI/德州仪器
23+
VQFN
50000
全新原装正品现货,支持订货
TI
23+
VQFN
50000
全新原装正品现货,支持订货
TI
22+
72VQFN
9000
原厂渠道,现货配单
TI
25+
VQFN
8880
原装认准芯泽盛世!