型号 功能描述 生产厂家 企业 LOGO 操作
HD74HC11

Triple 3-input AND Gates

Features • High Speed Operation: tpd = 9 ns typ (CL = 50 pF) • High Output Current: Fanout of 10 LSTTL Loads • Wide Operating Voltage: VCC = 2 to 6 V • Low Input Current: 1 µA max • Low Quiescent Supply Current: ICC (static) = 1 µA max (Ta = 25°C)

HitachiHitachi Semiconductor

日立日立公司

HD74HC11

Triple 3-input AND Gates

Features • High Speed Operation: tpd = 9 ns typ (CL = 50 pF) • High Output Current: Fanout of 10 LSTTL Loads • Wide Operating Voltage: VCC = 2 to 6 V • Low Input Current: 1 µA max • Low Quiescent Supply Current: ICC (static) = 1 µA max (Ta = 25°C)

RENESAS

瑞萨

HD74HC11

Triple 3-input AND Gate

HitachiHitachi Semiconductor

日立日立公司

HD74HC11

Standard IC>General-Purpose Logics>HD74HC Series

RENESAS

瑞萨

Dual J-K Flip-Flops (with Preset and Clear)

Description Each flip-flop has independent J, K, preset, clear and clock inputs and Q and Qoutputs. This device is edge sensitive to the clock input and change state on the negative going transition of the clock pulse. Clear and preset are independent of the clock and accomplished by a low logi

HitachiHitachi Semiconductor

日立日立公司

Dual J-K Flip-Flops (with Preset)

Description This flip-flop is edge sensitive to the clock input and change state on the negative going transition of the clock pulse. Each one has independent J, K, clock, and preset inputs and Q and Q inputs. Preset is independent of the clock and accomplished by a low level on the input. Featu

HitachiHitachi Semiconductor

日立日立公司

Dual J-K Flip-Flops (with Preset)

Description This flip-flop is edge sensitive to the clock input and change state on the negative going transition of the clock pulse. Each one has independent J, K, clock, and preset inputs and Q and Q inputs. Preset is independent of the clock and accomplished by a low level on the input. Featu

RENESAS

瑞萨

Dual J-K Flip-Flops (with Preset)

Description This flip-flop is edge sensitive to the clock input and change state on the negative going transition of the clock pulse. Each one has independent J, K, clock, and preset inputs and Q and Q inputs. Preset is independent of the clock and accomplished by a low level on the input. Featu

RENESAS

瑞萨

Dual J-K Flip-Flops (with Preset)

Description This flip-flop is edge sensitive to the clock input and change state on the negative going transition of the clock pulse. Each one has independent J, K, clock, and preset inputs and Q and Q inputs. Preset is independent of the clock and accomplished by a low level on the input. Featu

RENESAS

瑞萨

Dual J-K Flip-Flops (with Preset, Common Clear and Common Clock)

Description This flip-flop is edge sensitive to the clock input and change state on the negative transition of the clock pulse. each flip-flop has independent J, K and preset inputs and Q and Q outputs. Two flip-flops are controlled by a common clear and a common clock. Preset and clear are indep

HitachiHitachi Semiconductor

日立日立公司

Triple 3-input AND Gates

Features • High Speed Operation: tpd = 9 ns typ (CL = 50 pF) • High Output Current: Fanout of 10 LSTTL Loads • Wide Operating Voltage: VCC = 2 to 6 V • Low Input Current: 1 µA max • Low Quiescent Supply Current: ICC (static) = 1 µA max (Ta = 25°C)

RENESAS

瑞萨

Triple 3-input AND Gates

Features • High Speed Operation: tpd = 9 ns typ (CL = 50 pF) • High Output Current: Fanout of 10 LSTTL Loads • Wide Operating Voltage: VCC = 2 to 6 V • Low Input Current: 1 µA max • Low Quiescent Supply Current: ICC (static) = 1 µA max (Ta = 25°C)

RENESAS

瑞萨

Triple 3-input AND Gates

Features • High Speed Operation: tpd = 9 ns typ (CL = 50 pF) • High Output Current: Fanout of 10 LSTTL Loads • Wide Operating Voltage: VCC = 2 to 6 V • Low Input Current: 1 µA max • Low Quiescent Supply Current: ICC (static) = 1 µA max (Ta = 25°C)

RENESAS

瑞萨

Dual J-K Flip-Flops (with Preset and Clear)

文件:102.89 Kbytes Page:7 Pages

RENESAS

瑞萨

Dual J-K Flip-Flops (with Preset and Clear)

HitachiHitachi Semiconductor

日立日立公司

Dual J-K Flip-Flops (with Preset and Clear)

文件:102.89 Kbytes Page:7 Pages

RENESAS

瑞萨

Dual J-K Flip-Flops (with Preset and Clear)

文件:102.89 Kbytes Page:7 Pages

RENESAS

瑞萨

Triple 3-input AND gate

ETC

知名厂家

Triple 3-input AND gate

GENERAL DESCRIPTION The 74HC/HCT11 are high-speed Si-gate CMOS devices and are pin compatible with low power Schottky TTL (LSTTL). They are specified in compliance with JEDEC standard no. 7A. The 74HC/HCT11 provide the 3-input AND function. FEATURES • Output capability: standard • ICC categor

Philips

飞利浦

Triple 3-input AND gate

1. General description The 74HC11; 74HCT11 is a triple 3-input AND gate. Inputs include clamp diodes. This enables the use of current limiting resistors to interface inputs to voltages in excess of VCC. 2. Features and benefits • Wide supply voltage range from 2.0 to 6.0 V • CMOS low power di

NEXPERIA

安世

Triple 3-input AND gate

ETC

知名厂家

Triple 3-input AND gate

GENERAL DESCRIPTION The 74HC/HCT11 are high-speed Si-gate CMOS devices and are pin compatible with low power Schottky TTL (LSTTL). They are specified in compliance with JEDEC standard no. 7A. The 74HC/HCT11 provide the 3-input AND function. FEATURES • Output capability: standard • ICC categor

Philips

飞利浦

HD74HC11产品属性

  • 类型

    描述

  • 型号

    HD74HC11

  • 制造商

    Renesas Electronics Corporation

  • 功能描述

    Flip Flop JK-Type Neg-Edge 2-Element 16-Pin SOP

更新时间:2025-12-31 11:26:00
IC供应商 芯片型号 品牌 批号 封装 库存 备注 价格
RENESAS
24+
NA
9000
只做原装正品 有挂有货 假一赔十
HIT
25+
原厂原封装
86720
全新原装进口现货价格优惠 本公司承诺原装正品假一赔
RENESAS/瑞萨
2023+
DIP14
6550
专注全新正品,优势现货供应
RENESAS
原厂封装
9800
原装进口公司现货假一赔百
HIT
25+
HTSSOP
18000
原厂直接发货进口原装
RENESAS/瑞萨
25+
DIP-14
14959
RENESAS/瑞萨原装特价HD74HC11P即刻询购立享优惠#长期有货
HIT
23+
SOP5.2mm
12560
受权代理!全新原装现货特价热卖!
HITACHI/日立
23+
SOP5.2mm
151985
原厂授权一级代理,专业海外优势订货,价格优势、品种
RENESAS/瑞萨
24+
NA/
8920
原装现货,当天可交货,原型号开票
2023+
14/SOP5.2mm
4050
进口原装现货

HD74HC11数据表相关新闻