型号 功能描述 生产厂家 企业 LOGO 操作
HD74HC109

Dual J-K Flip-Flops (with Preset and Clear)

Description Each flip-flop has independent J, K, preset, clear and clock inputs and Q and Qoutputs. This device is edge sensitive to the clock input and changes state on the positive going transition of the clock pulse. Clear and preset are independent of the clock and accomplished by a low log

HitachiHitachi Semiconductor

日立日立公司

HD74HC109

Dual J-K Flip-Flops (with Preset and Clear)

Description Each flip-flop has independent J, K, preset, clear and clock inputs and Q and Q outputs. This device is edge sensitive to the clock input and changes state on the positive going transition of the clock pulse. Clear and preset are independent of the clock and accomplished by a low lo

RENESAS

瑞萨

HD74HC109

Dual J-KFlip-Flops (with Preset and Clear)

RENESAS

瑞萨

HD74HC109

Dual J-KFlip-Flops (with Preset and Clear)

HitachiHitachi Semiconductor

日立日立公司

Dual J-K Flip-Flops (with Preset and Clear)

Description Each flip-flop has independent J, K, preset, clear and clock inputs and Q and Q outputs. This device is edge sensitive to the clock input and changes state on the positive going transition of the clock pulse. Clear and preset are independent of the clock and accomplished by a low lo

RENESAS

瑞萨

Dual J-K Flip-Flops (with Preset and Clear)

Description Each flip-flop has independent J, K, preset, clear and clock inputs and Q and Q outputs. This device is edge sensitive to the clock input and changes state on the positive going transition of the clock pulse. Clear and preset are independent of the clock and accomplished by a low lo

RENESAS

瑞萨

Dual J-K Flip-Flops (with Preset and Clear)

Description Each flip-flop has independent J, K, preset, clear and clock inputs and Q and Q outputs. This device is edge sensitive to the clock input and changes state on the positive going transition of the clock pulse. Clear and preset are independent of the clock and accomplished by a low lo

RENESAS

瑞萨

Dual JK flip-flop with set and reset; positive-edge trigger

GENERAL DESCRIPTION The 74HC/HCT109 are high-speed Si-gate CMOS devices and are pin compatible with low power Schottky TTL (LSTTL). They are specified in compliance with JEDEC standard no. 7A. The 74HC/HCT109 are dual positive-edge triggered, JK flip-flops with individual J, K inputs, clock (CP)

Philips

飞利浦

High Speed CMOS Logic

Features Output Drive Capability: 10 LSTTL Loads Low Input Current: 1μA Outputs directly interface CMOS, NMOS and TTL Operating Voltage Range: 2V to 6V CMOS High Noise Immunity Function compatible with 74LS109.

SS

Dual JK flip-flop with set and reset; positive-edge-trigger

1. General description The 74HC109; 74HCT109 is a dual positive edge triggered JK flip-flop featuring individual J and K inputs, clock (CP) inputs, set (SD) and reset (RD) inputs and complementary Q and Q outputs. The set and reset are asynchronous active LOW inputs and operate independently of

NEXPERIA

安世

Dual JK flip-flop with set and reset; positive-edge trigger

GENERAL DESCRIPTION The 74HC/HCT109 are high-speed Si-gate CMOS devices and are pin compatible with low power Schottky TTL (LSTTL). They are specified in compliance with JEDEC standard no. 7A. The 74HC/HCT109 are dual positive-edge triggered, JK flip-flops with individual J, K inputs, clock (CP)

Philips

飞利浦

High Speed CMOS Logic

文件:643.32 Kbytes Page:6 Pages

SS

HD74HC109产品属性

  • 类型

    描述

  • 型号

    HD74HC109

  • 制造商

    Renesas Electronics

  • 功能描述

    74HC Dual J-K Flip-Flop with Preset and Clear

更新时间:2025-11-5 23:00:00
IC供应商 芯片型号 品牌 批号 封装 库存 备注 价格
TOSHIBA/东芝
24+
NA/
3260
原装现货,当天可交货,原型号开票
HIT
23+
SOP16
20000
全新原装假一赔十
HIT
三年内
1983
只做原装正品
HIT
94+
SOP16
2145
全新原装进口自己库存优势
HITACHI/日立
24+
SOP16
990000
明嘉莱只做原装正品现货
RENESAS/瑞萨
2023+
SOP14
8635
一级代理优势现货,全新正品直营店
HIT
23+
SOP
7000
绝对全新原装!100%保质量特价!请放心订购!
HIT
03+
DIP
7
一级代理,专注军工、汽车、医疗、工业、新能源、电力
RENESAS
25+
43
公司现货库存
HITACHI
20+
SOP-16
2960
诚信交易大量库存现货

HD74HC109数据表相关新闻