位置:SN75LVDS86DGG > SN75LVDS86DGG详情
SN75LVDS86DGG中文资料
SN75LVDS86DGG数据手册规格书PDF详情
3:21 Data Channel Expansion at up to
178.5 Mbytes/s Throughput
Suited for SVGA, XGA, or SXGA Display
Data Transmission From Controller to
Display With Very Low EMI
Three Data Channels and Clock
Low-Voltage Differential Channels In and
21 Data and Clock Low-Voltage TTL
Channels Out
Operates From a Single 3.3-V Supply and
250 mW (Typ)
5-V Tolerant SHTDN Input
ESD Protection Exceeds 4 kV on Bus Pins
Packaged in Thin Shrink Small-Outline
Package (TSSOP) With 20-Mil Terminal
Pitch
Consumes Less Than 1 mW When Disabled
Wide Phase-Lock Input Frequency Range
31 MHz to 68 MHz
No External Components Required for PLL
Open-Circuit Receiver Fail-Safe Design
Inputs Meet or Exceed the Requirements of
ANSI EIA/TIA-644 Standard
Improved Replacement for the National
DS90C562
description
The SN75LVDS86 FlatLink receiver contains three serial-in 7-bit parallel-out shift registers, a 7× clock
synthesizer, and four low-voltage differential signaling (LVDS) line receivers in a single integrated circuit. These
functions allow receipt of synchronous data from a compatible transmitter, such as the SN75LVDS81, ’83, ’84,
or ’85, over four balanced-pair conductors, and expansion to 21 bits of single-ended low-voltage TTL (LVTTL)
synchronous data at a lower transfer rate.
When receiving, the high-speed LVDS data is received and loaded into registers at seven times (7×) the LVDS
input clock (CLKIN) rate. The data is then unloaded to a 21-bit-wide LVTTL parallel bus at the CLKIN rate. A
phase-locked loop (PLL) clock synthesizer circuit generates a 7× clock for internal clocking and an output clock
for the expanded data. The SN75LVDS86 presents valid data on the falling edge of the output clock (CLKOUT).
The SN75LVDS86 requires only four line-termination resistors for the differential inputs and little or no control.
The data bus appears the same at the input to the transmitter and output of the receiver with the data
transmission transparent to the user. The only possible user intervention is the use of the shutdown/clear
(SHTDN) active-low input to inhibit the clock and shut off the LVDS receivers for lower power consumption. A
low level on this signal clears all internal registers to a low level.
The LVDS receivers of the SN75LVDS86 include an open-circuit fail-safe design, such that when the inputs are
not connected to an LVDS driver, the receiver outputs go to a low level. This occurs even when the line is
differentially terminated at the receiver inputs.
The SN75LVDS86 is characterized for operation over ambient free-air temperatures of 0C to 70C.
SN75LVDS86DGG产品属性
- 类型
描述
- 型号
SN75LVDS86DGG
- 功能描述
总线接收器 Flatlink
- RoHS
否
- 制造商
Texas Instruments
- 接收机数量
4
- 接收机信号类型
Differential
- 接口类型
EIA/TIA-422-B, V.11
- 工作电源电压
3.3 V
- 最大工作温度
+ 85 C
- 最小工作温度
- 40 C
- 封装/箱体
TSSOP-16
- 封装
Reel
供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
---|---|---|---|---|---|---|---|
TI/德州仪器 |
23+ |
TSSOP48 |
18204 |
原装正品代理渠道价格优势 |
|||
TI |
2021+ |
TSSOP48 |
9450 |
原装现货。 |
|||
TI |
2021+ |
TSSOP48 |
6800 |
原厂原装,欢迎咨询 |
|||
TI/德州仪器 |
25+ |
TSSOP48 |
15620 |
TI/德州仪器全新特价SN75LVDS86DGG即刻询购立享优惠#长期有货 |
|||
TI |
25+ |
TSSOP48 |
2000 |
主打产品,长备大量现货 |
|||
TI |
2016+ |
TSSOP48 |
3000 |
主营TI,绝对原装,假一赔十,可开17%增值税发票! |
|||
TI |
24+ |
TSSOP56 |
95 |
散新!现货 |
|||
TI |
24+ |
TSSOP48 |
6232 |
公司原厂原装现货假一罚十!特价出售!强势库存! |
|||
TI |
25+ |
TSSOP48 |
6 |
百分百原装正品 真实公司现货库存 本公司只做原装 可 |
|||
TI |
25+ |
TSSOP56 |
2978 |
十年品牌!原装现货!!! |
SN75LVDS86DGG 价格
参考价格:¥26.0499
SN75LVDS86DGG 资料下载更多...
SN75LVDS86DGG 芯片相关型号
- ECS-200-10-33Q-CGL-TR
- ECS-200-10-33Q-CGL-TR3
- ECS-200-10-33Q-CGM-TR
- ECS-200-10-33Q-CGM-TR3
- ECS-200-10-33Q-CGN-TR
- ECS-200-10-33Q-CGN-TR3
- ECS-200-10-33Q-CGP-TR
- ECS-200-10-33Q-CGP-TR3
- ECS-200-10-33Q-CGS-TR
- ECS-200-10-33Q-CGS-TR3
- ECS-200-10-33Q-CGU-TR
- ECS-200-10-33Q-CGU-TR3
- SN75LVDS83DGG
- SN75LVDS83DGG.B
- SN75LVDS83DGGG4
- SN75LVDS83DGGR
- SN75LVDS83DGGR.B
- SN75LVDS84ADGG
- SN75LVDS84DGG
- SN75LVDS84DGG.B
- SN75LVDS84DGGG4
- SN75LVDS84DGGR
- SN75LVDS84DGGR.B
- SN75LVDS84DGGRG4.B
- SN75LVDS86DGG.B
- TLF35584
- UPA1A821MPD
- UPA1A821MPD6
- UPA1A822MHD
- UPA1A822MHD6
Datasheet数据表PDF页码索引
- P1
- P2
- P3
- P4
- P5
- P6
- P7
- P8
- P9
- P10
- P11
- P12
- P13
- P14
- P15
- P16
- P17
- P18
- P19
- P20
- P21
- P22
- P23
- P24
- P25
- P26
- P27
- P28
- P29
- P30
- P31
- P32
- P33
- P34
- P35
- P36
- P37
- P38
- P39
- P40
- P41
- P42
- P43
- P44
- P45
- P46
- P47
- P48
- P49
- P50
- P51
- P52
- P53
- P54
- P55
- P56
- P57
- P58
- P59
- P60
- P61
- P62
- P63
- P64
- P65
- P66
- P67
- P68
- P69
- P70
- P71
- P72
- P73
- P74
- P75
- P76
- P77
- P78
- P79
- P80
- P81
- P82
- P83
- P84
- P85
- P86
- P87
- P88
- P89
- P90
- P91
- P92
- P93
- P94
- P95
- P96
- P97
- P98
- P99
- P100
- P101
- P102
- P103
- P104
- P105