位置:DS90CR484VJDSLASHNOPB > DS90CR484VJDSLASHNOPB详情

DS90CR484VJDSLASHNOPB中文资料

厂家型号

DS90CR484VJDSLASHNOPB

文件大小

1194Kbytes

页面数量

28

功能描述

DS90CR483 / DS90CR484 48-Bit LVDS Channel Link SER/DES — 33 - 112 MHz

数据手册

下载地址一下载地址二到原厂下载

生产厂商

TI2

DS90CR484VJDSLASHNOPB数据手册规格书PDF详情

1FEATURES

2• Up to 5.38 Gbits/sec Bandwidth

• 33 MHz to 112 MHz Input Clock Support

• LVDS SER/DES Reduces Cable and connector

Size

• Pre-Emphasis Reduces Cable Loading Effects

• DC Balance Data Transmission Provided by

Transmitter Reduces ISI Distortion

• Cable Deskew of +/−1 LVDS Data Bit Time (up

to 80 MHz Clock Rate)

• 5V Tolerant TxIN and Control Input Pins

• Flow Through Pinout for Easy PCB Design

• +3.3V Supply Voltage

• Transmitter Rejects Cycle-to-Cycle Jitter

• Conforms to ANSI/TIA/EIA-644-1995 LVDS

Standard

• Both Devices are Available in 100 Lead TQFP

Package

DESCRIPTION

The DS90CR483 transmitter converts 48 bits of

CMOS/TTL data into eight LVDS (Low Voltage

Differential Signaling) data streams. A phase-locked

transmit clock is transmitted in parallel with the data

streams over a ninth LVDS link. Every cycle of the

transmit clock 48 bits of input data are sampled and

transmitted. The DS90CR484 receiver converts the

LVDS data streams back into 48 bits of CMOS/TTL

data. At a transmit clock frequency of 112MHz, 48

bits of TTL data are transmitted at a rate of 672Mbps

per LVDS data channel. Using a 112MHz clock, the

data throughput is 5.38Gbit/s (672Mbytes/s).

The multiplexing of data lines provides a substantial

cable reduction. Long distance parallel single-ended

buses typically require a ground wire per active signal

and have very limited noise rejection capability).

Thus, for a 48-bit wide data and one clock, up to 98

conductors are required. With this Channel Link

chipset as few as 19 conductors (8 data pairs, 1 clock pair and a minimum of one ground) are needed. This

provides an 80% reduction in cable width, which

provides a system cost savings, reduces connector

physical size and cost, and reduces shielding

requirements due to the cables' smaller form factor.

The 48 CMOS/TTL inputs can support a variety of

signal combinations. For example, 6 8-bit words or 5

9-bit (byte + parity) and 3 controls.

The DS90CR483/DS90CR484 chipset is improved

over prior generations of Channel Link devices and

offers higher bandwidth support and longer cable

drive with three areas of enhancement. To increase

bandwidth, the maximum clock rate is increased to

112 MHz and 8 serialized LVDS outputs are

provided. Cable drive is enhanced with a user

selectable pre-emphasis feature that provides

additional output current during transitions to

counteract cable loading effects. Optional DC

balancing on a cycle-to-cycle basis, is also provided

to reduce ISI (Inter-Symbol Interference). With preemphasis

and DC balancing, a low distortion eyepattern

is provided at the receiver end of the cable. A

cable deskew capability has been added to deskew

long cables of pair-to-pair skew of up to +/−1 LVDS

data bit time (up to 80 MHz Clock Rate). These three

enhancements allow cables 5+ meters in length to be

driven.

更新时间:2025-10-14 17:21:00
供应商 型号 品牌 批号 封装 库存 备注 价格
DS90CR484VJDX
51
51
NS
23+
TQFP-100
6500
专注配单,只做原装进口现货
TI
2025+
TQFP-100
16000
原装优势绝对有货
NS
25+
TQFP-100
60
原装正品,假一罚十!
NS
25+
TQFP-100
60
原装正品,假一罚十!
TexasInstruments
18+
ICDESERIALIZER48BIT100-T
6580
公司原装现货/欢迎来电咨询!
TI
三年内
1983
只做原装正品
TI
16+
TQFP
10000
原装正品
Texas Instruments
24+
100-TQFP(14x14)
56200
一级代理/放心采购
TI
25+
QFP-100
1000
就找我吧!--邀您体验愉快问购元件!