位置:DS90CR484VJDSLASHNOPB > DS90CR484VJDSLASHNOPB详情
DS90CR484VJDSLASHNOPB中文资料
DS90CR484VJDSLASHNOPB数据手册规格书PDF详情
1FEATURES
2• Up to 5.38 Gbits/sec Bandwidth
• 33 MHz to 112 MHz Input Clock Support
• LVDS SER/DES Reduces Cable and connector
Size
• Pre-Emphasis Reduces Cable Loading Effects
• DC Balance Data Transmission Provided by
Transmitter Reduces ISI Distortion
• Cable Deskew of +/−1 LVDS Data Bit Time (up
to 80 MHz Clock Rate)
• 5V Tolerant TxIN and Control Input Pins
• Flow Through Pinout for Easy PCB Design
• +3.3V Supply Voltage
• Transmitter Rejects Cycle-to-Cycle Jitter
• Conforms to ANSI/TIA/EIA-644-1995 LVDS
Standard
• Both Devices are Available in 100 Lead TQFP
Package
DESCRIPTION
The DS90CR483 transmitter converts 48 bits of
CMOS/TTL data into eight LVDS (Low Voltage
Differential Signaling) data streams. A phase-locked
transmit clock is transmitted in parallel with the data
streams over a ninth LVDS link. Every cycle of the
transmit clock 48 bits of input data are sampled and
transmitted. The DS90CR484 receiver converts the
LVDS data streams back into 48 bits of CMOS/TTL
data. At a transmit clock frequency of 112MHz, 48
bits of TTL data are transmitted at a rate of 672Mbps
per LVDS data channel. Using a 112MHz clock, the
data throughput is 5.38Gbit/s (672Mbytes/s).
The multiplexing of data lines provides a substantial
cable reduction. Long distance parallel single-ended
buses typically require a ground wire per active signal
and have very limited noise rejection capability).
Thus, for a 48-bit wide data and one clock, up to 98
conductors are required. With this Channel Link
chipset as few as 19 conductors (8 data pairs, 1 clock pair and a minimum of one ground) are needed. This
provides an 80% reduction in cable width, which
provides a system cost savings, reduces connector
physical size and cost, and reduces shielding
requirements due to the cables' smaller form factor.
The 48 CMOS/TTL inputs can support a variety of
signal combinations. For example, 6 8-bit words or 5
9-bit (byte + parity) and 3 controls.
The DS90CR483/DS90CR484 chipset is improved
over prior generations of Channel Link devices and
offers higher bandwidth support and longer cable
drive with three areas of enhancement. To increase
bandwidth, the maximum clock rate is increased to
112 MHz and 8 serialized LVDS outputs are
provided. Cable drive is enhanced with a user
selectable pre-emphasis feature that provides
additional output current during transitions to
counteract cable loading effects. Optional DC
balancing on a cycle-to-cycle basis, is also provided
to reduce ISI (Inter-Symbol Interference). With preemphasis
and DC balancing, a low distortion eyepattern
is provided at the receiver end of the cable. A
cable deskew capability has been added to deskew
long cables of pair-to-pair skew of up to +/−1 LVDS
data bit time (up to 80 MHz Clock Rate). These three
enhancements allow cables 5+ meters in length to be
driven.
供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
---|---|---|---|---|---|---|---|
DS90CR484VJDX |
51 |
51 |
|||||
NS |
23+ |
TQFP-100 |
6500 |
专注配单,只做原装进口现货 |
|||
TI |
2025+ |
TQFP-100 |
16000 |
原装优势绝对有货 |
|||
NS |
25+ |
TQFP-100 |
60 |
原装正品,假一罚十! |
|||
NS |
25+ |
TQFP-100 |
60 |
原装正品,假一罚十! |
|||
TexasInstruments |
18+ |
ICDESERIALIZER48BIT100-T |
6580 |
公司原装现货/欢迎来电咨询! |
|||
TI |
三年内 |
1983 |
只做原装正品 |
||||
TI |
16+ |
TQFP |
10000 |
原装正品 |
|||
Texas Instruments |
24+ |
100-TQFP(14x14) |
56200 |
一级代理/放心采购 |
|||
TI |
25+ |
QFP-100 |
1000 |
就找我吧!--邀您体验愉快问购元件! |
DS90CR484VJDSLASHNOPB 资料下载更多...
DS90CR484VJDSLASHNOPB 芯片相关型号
- DS90CR481VJD/NOPB
- DS90CR481VJD/NOPB.B
- DS90CR481VJDSLASHNOPB
- DS90CR481VJDSLASHNOPB.B
- DS90CR483AVJD/NOPB
- DS90CR483VJD/NOPB
- DS90CR483VJD/NOPB.B
- DS90CR483VJDSLASHNOPB
- DS90CR483VJDSLASHNOPB.B
- DS90CR483VJDX/NOPB
- DS90CR483VJDX/NOPB.B
- DS90CR483VJDXSLASHNOPB
- DS90CR483VJDXSLASHNOPB.B
- DS90CR484VJD/NOPB
- DS90CR484VJD/NOPB.B
- DS90CR484VJDSLASHNOPB.B
- SN74AHC125
- Y4732120M500A0L
- Y4732120M500A19L
- Y4732120M500A1L
- Y4732120M500A9L
- Y4732120M500B0L
- Y4732120M500B19L
- Y4732120M500B1L
- Y4732120M500B9L
- Y4732120M500C0L
- Y4732120M500C19L
- Y4732120M500C1L
- Y4732120M500C9L
- Y4732120M500D0L
Datasheet数据表PDF页码索引
- P1
- P2
- P3
- P4
- P5
- P6
- P7
- P8
- P9
- P10
- P11
- P12
- P13
- P14
- P15
- P16
- P17
- P18
- P19
- P20
- P21
- P22
- P23
- P24
- P25
- P26
- P27
- P28
- P29
- P30
- P31
- P32
- P33
- P34
- P35
- P36
- P37
- P38
- P39
- P40
- P41
- P42
- P43
- P44
- P45
- P46
- P47
- P48
- P49
- P50
- P51
- P52
- P53
- P54
- P55
- P56
- P57
- P58
- P59
- P60
- P61
- P62
- P63
- P64
- P65
- P66
- P67
- P68
- P69
- P70
- P71
- P72
- P73
- P74
- P75
- P76
- P77
- P78
- P79
- P80
- P81
- P82
- P83
- P84
- P85
- P86
- P87
- P88
- P89
- P90
- P91
- P92
- P93
- P94
- P95
- P96
- P97
- P98
- P99
- P100
- P101
- P102
- P103
- P104
- P105