位置:DS90CR484AVJDXSLASHNOPB > DS90CR484AVJDXSLASHNOPB详情

DS90CR484AVJDXSLASHNOPB中文资料

厂家型号

DS90CR484AVJDXSLASHNOPB

文件大小

1198.33Kbytes

页面数量

28

功能描述

DS90CR483A / DS90CR484A 48-Bit LVDS Channel Link SER/DES – 33 - 112 MHz

数据手册

下载地址一下载地址二到原厂下载

生产厂商

TI2

DS90CR484AVJDXSLASHNOPB数据手册规格书PDF详情

1FEATURES

2• Up to 5.38 Gbits/sec Bandwidth

• 33 MHz to 112 MHz Input Clock Support

• LVDS SER/DES Reduces Cable and Connector

Size

• Pre-emphasis Reduces Cable Loading Effects

• DC Balance Data Transmission Provided by

Transmitter Reduces ISI Distortion

• Cable Deskew of +/−1 LVDS Data Bit Time (up

to 80 MHz Clock Rate)

• 5V Tolerant TxIN and Control Input Pins

• Flow Through Pinout for Easy PCB Design

• +3.3V Supply Voltage

• Transmitter Rejects Cycle-to-Cycle Jitter

• Conforms to ANSI/TIA/EIA-644-1995 LVDS

Standard

• Both Devices are Available in 100 Lead TQFP

Package

DESCRIPTION

The DS90CR483A transmitter converts 48 bits of

CMOS/TTL data into eight LVDS (Low Voltage

Differential Signaling) data streams. A phase-locked pretransmit

clock is transmitted in parallel with the data eyestreams

over a ninth LVDS link. Every cycle of the

transmit clock 48 bits of input data are sampled and

transmitted. The DS90CR484A receiver converts the

LVDS data streams back into 48 bits of CMOS/TTL

data. At a transmit clock frequency of 112MHz, 48

bits of TTL data are transmitted at a rate of 672Mbps

per LVDS data channel. Using a 112MHz clock, the

data throughput is 5.38Gbit/s (672Mbytes/s).

The multiplexing of data lines provides a substantial

cable reduction. Long distance parallel single-ended

buses typically require a ground wire per active signal

(and have very limited noise rejection capability).

Thus, for a 48-bit wide data and one clock, up to 98

conductors are required. With this Channel Link

chipset as few as 19 conductors (8 data pairs, 1 clock

pair and a minimum of one ground) are needed. This

provides an 80% reduction in cable width, which

provides a system cost savings, reduces connector

physical size and cost, and reduces shielding

requirements due to the cables' smaller form factor.

The 48 CMOS/TTL inputs can support a variety of

signal combinations. For example, 6 8-bit words or 5

9-bit (byte + parity) and 3 controls.

The DS90CR483A/DS90CR484A chipset is improved over prior generations of Channel Link devices and

offers higher bandwidth support and longer cable

drive with three areas of enhancement. To increase

bandwidth, the maximum clock rate is increased to

112 MHz and 8 serialized LVDS outputs are

provided. Cable drive is enhanced with a user

selectable pre-emphasis feature that provides additional output current during transitions to

counteract cable loading effects. Optional DC

balancing on a cycle-to-cycle basis, is also provided

to reduce ISI (Inter-Symbol Interference). With pretransmit

emphasis and DC balancing, a low distortion eyestreams

pattern is provided at the receiver end of the cable. A

cable deskew capability has been added to deskew

long cables of pair-to-pair skew of up to +/−1 LVDS

data bit time (up to 80 MHz Clock Rate). These three

enhancements allow cables 5+ meters in length to be

driven.

The chipset is an ideal means to solve EMI and cable

size problems associated with wide, high speed TTL

interfaces.

For more details, please refer to the Applications

Information section of this datasheet.

更新时间:2025-10-15 18:13:00
供应商 型号 品牌 批号 封装 库存 备注 价格
NS
24+
BGA
5645
公司原厂原装现货假一罚十!特价出售!强势库存!
NS
25+
QFP100
49
⊙⊙新加坡大量现货库存,深圳常备现货!欢迎查询!⊙
NATIONALSEMI
05+
原厂原装
4238
只做全新原装真实现货供应
NS
24+
TQFP100
115
NS
24+
TQFP/100
1068
原装现货假一罚十
NSC
25+
QFP100
2645
100%全新原装公司现货供应!随时可发货
国半
23+
QFP100
3600
绝对全新原装!现货!特价!请放心订购!
NSC
16+
NA
8800
原装现货,货真价优
NS
24+
TQFP
6980
原装现货,可开13%税票
NS
25+
QFP100
2987
只售原装自家现货!诚信经营!欢迎来电!