位置:CDCUA877ZQL > CDCUA877ZQL详情
CDCUA877ZQL中文资料
CDCUA877ZQL数据手册规格书PDF详情
FEATURES
· 1.8-V/1.9-V Phase Lock Loop Clock Driver for
Double Data Rate (DDR II) Applications
· Spread Spectrum Clock Compatible
· Operating Frequency: 125 MHz to 410 MHz
· Application Frequency: 160 MHz to 410 MHz
· Low Current Consumption: <200 mA Typ
· Low Jitter (Cycle-Cycle): ±40 ps
· Low Output Skew: 35 ps
· Stabilization Time <6 μs
· Distributes One Differential Clock Input to Ten
Differential Outputs
· 52-Ball μBGA (MicroStar Junior™ BGA,
0,65-mm pitch)
· External Feedback Pins (FBIN, FBIN) are Used
to Synchronize the Outputs to the Input
Clockst
· Meets or Exceeds CUA877/CAU878
Specification PLL Standard for
PC2-3200/4300/5300/6400o
· Fail-Safe Inputs
DESCRIPTION
The CDCUA877 is a high-performance, low-jitter, low-skew, zero-delay buffer that distributes a differential clock
input pair (CK, CK) to ten differential pairs of clock outputs (Yn, Yn) and to one differential pair of feedback clock
outputs (FBOUT, FBOUT). The clock outputs are controlled by the input clocks (CK, CK), the feedback clocks
(FBIN, FBIN), the LVCMOS control pins (OE, OS), and the analog power input (AVDD). When OE is low, the
clock outputs, except FBOUT/FBOUT, are disabled while the internal PLL continues to maintain its locked-in
frequency. OS (output select) is a program pin that must be tied to GND or VDD. When OS is high, OE functions
as previously described. When OS and OE are both low, OE has no affect on Y7/Y7, they are free running.
When AVDD is grounded, the PLL is turned off and bypassed for test purposes.
When both clock inputs (CK, CK) are logic low, the device enters in a low power mode. An input logic detection
circuit on the differential inputs, independent from input buffers, detects the logic low level and performs in a low
power state where all outputs, the feedback, and the PLL are off. When the clock inputs transition from being
logic low to being differential signals, the PLL turns back on, the inputs and the outputs are enabled, and the
PLL obtains phase lock between the feedback clock pair (FBIN, FBIN) and the clock input pair (CK, CK) within
the specified stabilization time.
The CDCUA877 is able to track spread spectrum clocking (SSC) for reduced EMI. This device operates from
–40°C to 85°C).
CDCUA877ZQL产品属性
- 类型
描述
- 型号
CDCUA877ZQL
- 制造商
TI
- 制造商全称
Texas Instruments
- 功能描述
1.8-V PHASE LOCK LOOP CLOCK DRIVER
供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
---|---|---|---|---|---|---|---|
TI |
16+ |
BGA52 |
32500 |
全新原装现货供应2 |
|||
TI/德州仪器 |
23+ |
BGA52 |
18204 |
原装正品代理渠道价格优势 |
|||
Texas Instruments |
25+ |
BGA52 |
18000 |
TI优势渠道,大量原装库存现货,交期快,欢迎询价。 |
|||
TI |
2021+ |
BGA52 |
6800 |
原厂原装,欢迎咨询 |
|||
TI(德州仪器) |
24+ |
BGA52(4 |
1612 |
只做原装,提供一站式配单服务,代工代料。BOM配单 |
|||
TI/德州仪器 |
21+ |
BGA-52 |
23000 |
只做正品原装现货 |
|||
TI/德州仪器 |
23+ |
BGA |
3000 |
一级代理原厂VIP渠道,专注军工、汽车、医疗、工业、 |
|||
TI |
25+ |
BGA |
2954 |
百分百原装正品 真实公司现货库存 本公司只做原装 可 |
|||
TI |
24+ |
52-BGA |
7500 |
||||
TI |
2016+ |
BGA52 |
3000 |
主营TI,绝对原装,假一赔十,可开17%增值税发票! |
CDCUA877ZQLT 价格
参考价格:¥30.1975
CDCUA877ZQL 资料下载更多...
CDCUA877ZQL 芯片相关型号
Datasheet数据表PDF页码索引
- P1
- P2
- P3
- P4
- P5
- P6
- P7
- P8
- P9
- P10
- P11
- P12
- P13
- P14
- P15
- P16
- P17
- P18
- P19
- P20
- P21
- P22
- P23
- P24
- P25
- P26
- P27
- P28
- P29
- P30
- P31
- P32
- P33
- P34
- P35
- P36
- P37
- P38
- P39
- P40
- P41
- P42
- P43
- P44
- P45
- P46
- P47
- P48
- P49
- P50
- P51
- P52
- P53
- P54
- P55
- P56
- P57
- P58
- P59
- P60
- P61
- P62
- P63
- P64
- P65
- P66
- P67
- P68
- P69
- P70
- P71
- P72
- P73
- P74
- P75
- P76
- P77
- P78
- P79
- P80
- P81
- P82
- P83
- P84
- P85
- P86
- P87
- P88
- P89
- P90
- P91
- P92
- P93
- P94
- P95
- P96
- P97
- P98
- P99
- P100
- P101
- P102
- P103
- P104
- P105