位置:CDCUA877 > CDCUA877详情

CDCUA877中文资料

厂家型号

CDCUA877

文件大小

604.7Kbytes

页面数量

18

功能描述

1.8-V PHASE LOCK LOOP CLOCK DRIVER

数据手册

原厂下载下载地址一下载地址二到原厂下载

生产厂商

TI2

CDCUA877数据手册规格书PDF详情

FEATURES

· 1.8-V/1.9-V Phase Lock Loop Clock Driver for

Double Data Rate (DDR II) Applications

· Spread Spectrum Clock Compatible

· Operating Frequency: 125 MHz to 410 MHz

· Application Frequency: 160 MHz to 410 MHz

· Low Current Consumption: <200 mA Typ

· Low Jitter (Cycle-Cycle): ±40 ps

· Low Output Skew: 35 ps

· Stabilization Time <6 μs

· Distributes One Differential Clock Input to Ten

Differential Outputs

· 52-Ball μBGA (MicroStar Junior™ BGA,

0,65-mm pitch)

· External Feedback Pins (FBIN, FBIN) are Used

to Synchronize the Outputs to the Input

Clockst

· Meets or Exceeds CUA877/CAU878

Specification PLL Standard for

PC2-3200/4300/5300/6400o

· Fail-Safe Inputs

DESCRIPTION

The CDCUA877 is a high-performance, low-jitter, low-skew, zero-delay buffer that distributes a differential clock

input pair (CK, CK) to ten differential pairs of clock outputs (Yn, Yn) and to one differential pair of feedback clock

outputs (FBOUT, FBOUT). The clock outputs are controlled by the input clocks (CK, CK), the feedback clocks

(FBIN, FBIN), the LVCMOS control pins (OE, OS), and the analog power input (AVDD). When OE is low, the

clock outputs, except FBOUT/FBOUT, are disabled while the internal PLL continues to maintain its locked-in

frequency. OS (output select) is a program pin that must be tied to GND or VDD. When OS is high, OE functions

as previously described. When OS and OE are both low, OE has no affect on Y7/Y7, they are free running.

When AVDD is grounded, the PLL is turned off and bypassed for test purposes.

When both clock inputs (CK, CK) are logic low, the device enters in a low power mode. An input logic detection

circuit on the differential inputs, independent from input buffers, detects the logic low level and performs in a low

power state where all outputs, the feedback, and the PLL are off. When the clock inputs transition from being

logic low to being differential signals, the PLL turns back on, the inputs and the outputs are enabled, and the

PLL obtains phase lock between the feedback clock pair (FBIN, FBIN) and the clock input pair (CK, CK) within

the specified stabilization time.

The CDCUA877 is able to track spread spectrum clocking (SSC) for reduced EMI. This device operates from

–40°C to 85°C).

CDCUA877产品属性

  • 类型

    描述

  • 型号

    CDCUA877

  • 制造商

    TI

  • 制造商全称

    Texas Instruments

  • 功能描述

    1.8-V PHASE LOCK LOOP CLOCK DRIVER

更新时间:2025-10-11 13:38:00
供应商 型号 品牌 批号 封装 库存 备注 价格
TI
16+
BGA52
32500
全新原装现货供应2
TI/德州仪器
23+
BGA52
18204
原装正品代理渠道价格优势
Texas Instruments
25+
BGA52
18000
TI优势渠道,大量原装库存现货,交期快,欢迎询价。
TI
2021+
BGA52
6800
原厂原装,欢迎咨询
TI(德州仪器)
24+
BGA52(4
1612
只做原装,提供一站式配单服务,代工代料。BOM配单
TI
24+
NFBGA|52
55200
免费送样原盒原包现货一手渠道联系
TI/德州仪器
21+
BGA-52
23000
只做正品原装现货
TI/德州仪器
25+
原厂封装
10000
TI/德州仪器
23+
BGA
10000
原厂授权一级代理,专业海外优势订货,价格优势、品种
TI德州仪器
22+
24000
原装正品现货,实单可谈,量大价优

CDCUA877ZQLT 价格

参考价格:¥30.1975

型号:CDCUA877ZQLT 品牌:TI 备注:这里有CDCUA877多少钱,2025年最近7天走势,今日出价,今日竞价,CDCUA877批发/采购报价,CDCUA877行情走势销售排排榜,CDCUA877报价。