位置:CDCUA877NMKR.A > CDCUA877NMKR.A详情

CDCUA877NMKR.A中文资料

厂家型号

CDCUA877NMKR.A

文件大小

604.7Kbytes

页面数量

18

功能描述

1.8-V PHASE LOCK LOOP CLOCK DRIVER

数据手册

下载地址一下载地址二到原厂下载

生产厂商

TI2

CDCUA877NMKR.A数据手册规格书PDF详情

FEATURES

· 1.8-V/1.9-V Phase Lock Loop Clock Driver for

Double Data Rate (DDR II) Applications

· Spread Spectrum Clock Compatible

· Operating Frequency: 125 MHz to 410 MHz

· Application Frequency: 160 MHz to 410 MHz

· Low Current Consumption: <200 mA Typ

· Low Jitter (Cycle-Cycle): ±40 ps

· Low Output Skew: 35 ps

· Stabilization Time <6 μs

· Distributes One Differential Clock Input to Ten

Differential Outputs

· 52-Ball μBGA (MicroStar Junior™ BGA,

0,65-mm pitch)

· External Feedback Pins (FBIN, FBIN) are Used

to Synchronize the Outputs to the Input

Clockst

· Meets or Exceeds CUA877/CAU878

Specification PLL Standard for

PC2-3200/4300/5300/6400o

· Fail-Safe Inputs

DESCRIPTION

The CDCUA877 is a high-performance, low-jitter, low-skew, zero-delay buffer that distributes a differential clock

input pair (CK, CK) to ten differential pairs of clock outputs (Yn, Yn) and to one differential pair of feedback clock

outputs (FBOUT, FBOUT). The clock outputs are controlled by the input clocks (CK, CK), the feedback clocks

(FBIN, FBIN), the LVCMOS control pins (OE, OS), and the analog power input (AVDD). When OE is low, the

clock outputs, except FBOUT/FBOUT, are disabled while the internal PLL continues to maintain its locked-in

frequency. OS (output select) is a program pin that must be tied to GND or VDD. When OS is high, OE functions

as previously described. When OS and OE are both low, OE has no affect on Y7/Y7, they are free running.

When AVDD is grounded, the PLL is turned off and bypassed for test purposes.

When both clock inputs (CK, CK) are logic low, the device enters in a low power mode. An input logic detection

circuit on the differential inputs, independent from input buffers, detects the logic low level and performs in a low

power state where all outputs, the feedback, and the PLL are off. When the clock inputs transition from being

logic low to being differential signals, the PLL turns back on, the inputs and the outputs are enabled, and the

PLL obtains phase lock between the feedback clock pair (FBIN, FBIN) and the clock input pair (CK, CK) within

the specified stabilization time.

The CDCUA877 is able to track spread spectrum clocking (SSC) for reduced EMI. This device operates from

–40°C to 85°C).

更新时间:2025-10-12 15:16:00
供应商 型号 品牌 批号 封装 库存 备注 价格
TI/德州仪器
23+
52-NFBGA
3133
原装正品代理渠道价格优势
Texas
25+
25000
原厂原包 深圳现货 主打品牌 假一赔百 可开票!
Texas Instruments(德州仪器)
24+
NFBGA (NMK)
690000
代理渠道/支持实单/只做原装
Texas Instruments
25+
52-VFBGA
9350
独立分销商 公司只做原装 诚心经营 免费试样正品保证
TI
24+
con
2500
优势库存,原装正品
TI/德州仪器
25+
52-NFBGA
65248
百分百原装现货 实单必成
TI/德州仪器
23+
BGA
3000
一级代理原厂VIP渠道,专注军工、汽车、医疗、工业、
TI
25+
BGA
2954
百分百原装正品 真实公司现货库存 本公司只做原装 可
TI
2016+
BGA52
3000
主营TI,绝对原装,假一赔十,可开17%增值税发票!
TI
1725+
BGA52
7500
只做原装进口,假一罚十