位置:CDC3RL02YFPR > CDC3RL02YFPR详情

CDC3RL02YFPR中文资料

厂家型号

CDC3RL02YFPR

文件大小

828.32Kbytes

页面数量

23

功能描述

CDC3RL02 Low Phase-Noise Two-Channel Clock Fan-Out Buffer

时钟缓冲器 2Ch Square/Sine- to-Square Wave Clock

数据手册

原厂下载下载地址一下载地址二到原厂下载

生产厂商

TI2

CDC3RL02YFPR数据手册规格书PDF详情

1 Features

• Low Additive Noise:

– –149dBc/Hz at 10kHz Offset Phase Noise

– 0.37ps (RMS) Output Jitter

• Limited Output Slew Rate for EMI Reduction

(1ns to 5ns Rise/Fall Time for 10pF to 50pF Loads)

• Adaptive Output Stage Controls Reflection

• Regulated 1.8V Externally Available I/O Supply

• Ultra-Small 8-bump YFP 0.4mm Pitch WCSP

(0.8mm × 1.6mm)

• ESD Performance Exceeds JESD 22

– 2000V Human-Body Model (A114-A)

– 1000V Charged-Device Model

(JESD22-C101-A Level III)

2 Applications

• Cellular Phones

• Global Positioning Systems (GPS)

• Wireless LAN

• FM Radio

• WiMAX

• W-BT

3 Description

The CDC3RL02 is a two-channel clock fan-out buffer

and is designed for use in portable end-equipment,

such as mobile phones, that require clock buffering

with minimal additive phase noise and fan-out

capabilities. The device buffers a single clock source,

such as a temperature compensated crystal oscillator

(TCXO) to multiple peripherals. The device has two

clock request inputs (CLK_REQ1 and CLK_REQ2),

each input can enable a single clock output.

The CDC3RL02 accepts square or sine waves at the

master clock input (MCLK_IN), eliminating the need

for an AC coupling capacitor. The smallest acceptable

sine wave is a 0.3V signal (peak-to-peak). CDC3RL02

is designed to offer minimal channel-to-channel skew,

additive output jitter, and additive phase noise. The

adaptive clock output buffers offer controlled slewrate

over a wide capacitive loading range which

minimizes EMI emissions, maintains signal integrity,

and minimizes ringing caused by signal reflections on

the clock distribution lines.

The CDC3RL02 has an integrated Low-Drop-Out

(LDO) voltage regulator which accepts input voltages

from 2.3V to 5.5V and outputs 1.8V, 50mA. This 1.8V

supply is externally available to provide regulated

power to peripheral devices such as a TCXO.

The CDC3RL02 is offered in a 0.4mm pitch die

size ball grid array (DSBGA) package (0.8mm

× 1.6mm), also known as wafer-level chip-scale

(WCSP) package, and is optimized for very low

standby current consumption.

CDC3RL02YFPR产品属性

  • 类型

    描述

  • 型号

    CDC3RL02YFPR

  • 功能描述

    时钟缓冲器 2Ch Square/Sine- to-Square Wave Clock

  • RoHS

  • 制造商

    Texas Instruments

  • 输出端数量

    5

  • 最大输入频率

    40 MHz

  • 电源电压-最大

    3.45 V

  • 电源电压-最小

    2.375 V

  • 最大工作温度

    + 85 C

  • 最小工作温度

    - 40 C

  • 封装/箱体

    LLP-24

  • 封装

    Reel

更新时间:2025-10-4 16:36:00
供应商 型号 品牌 批号 封装 库存 备注 价格
TI/德州仪器
24+
DSBGA8
8950
BOM配单专家,发货快,价格低
TI
2020+
DSBGA
79000
TI
23+
DSBGA
3740
原厂原装正品
TI/德州仪器
25+
DSBGA8
32360
TI/德州仪器全新特价CDC3RL02YFPR即刻询购立享优惠#长期有货
TI
21+
DSBGA-8
1682
十年信誉,只做原装,有挂就有现货!
Texas Instruments
25+
DSBGA8
18000
TI优势渠道,大量原装库存现货,交期快,欢迎询价。
TI/德州仪器
2021+
DSBGA8
9000
原装现货,随时欢迎询价
TI(德州仪器)
24+
DSBGA8(0
3022
只做原装,提供一站式配单服务,代工代料。BOM配单
TI
24+
DSBGA-64
23000
免费送样原盒原包现货一手渠道联系
TI
2024+
N/A
70000
柒号只做原装 现货价秒杀全网

CDC3RL02YFPR 价格

参考价格:¥7.2236

型号:CDC3RL02YFPR 品牌:TI 备注:这里有CDC3RL02YFPR多少钱,2025年最近7天走势,今日出价,今日竞价,CDC3RL02YFPR批发/采购报价,CDC3RL02YFPR行情走势销售排排榜,CDC3RL02YFPR报价。