位置:CDC3RL02BYFPR > CDC3RL02BYFPR详情

CDC3RL02BYFPR中文资料

厂家型号

CDC3RL02BYFPR

文件大小

828.32Kbytes

页面数量

23

功能描述

CDC3RL02 Low Phase-Noise Two-Channel Clock Fan-Out Buffer

数据手册

原厂下载下载地址一下载地址二到原厂下载

生产厂商

TI2

CDC3RL02BYFPR数据手册规格书PDF详情

1 Features

• Low Additive Noise:

– –149dBc/Hz at 10kHz Offset Phase Noise

– 0.37ps (RMS) Output Jitter

• Limited Output Slew Rate for EMI Reduction

(1ns to 5ns Rise/Fall Time for 10pF to 50pF Loads)

• Adaptive Output Stage Controls Reflection

• Regulated 1.8V Externally Available I/O Supply

• Ultra-Small 8-bump YFP 0.4mm Pitch WCSP

(0.8mm × 1.6mm)

• ESD Performance Exceeds JESD 22

– 2000V Human-Body Model (A114-A)

– 1000V Charged-Device Model

(JESD22-C101-A Level III)

2 Applications

• Cellular Phones

• Global Positioning Systems (GPS)

• Wireless LAN

• FM Radio

• WiMAX

• W-BT

3 Description

The CDC3RL02 is a two-channel clock fan-out buffer

and is designed for use in portable end-equipment,

such as mobile phones, that require clock buffering

with minimal additive phase noise and fan-out

capabilities. The device buffers a single clock source,

such as a temperature compensated crystal oscillator

(TCXO) to multiple peripherals. The device has two

clock request inputs (CLK_REQ1 and CLK_REQ2),

each input can enable a single clock output.

The CDC3RL02 accepts square or sine waves at the

master clock input (MCLK_IN), eliminating the need

for an AC coupling capacitor. The smallest acceptable

sine wave is a 0.3V signal (peak-to-peak). CDC3RL02

is designed to offer minimal channel-to-channel skew,

additive output jitter, and additive phase noise. The

adaptive clock output buffers offer controlled slewrate

over a wide capacitive loading range which

minimizes EMI emissions, maintains signal integrity,

and minimizes ringing caused by signal reflections on

the clock distribution lines.

The CDC3RL02 has an integrated Low-Drop-Out

(LDO) voltage regulator which accepts input voltages

from 2.3V to 5.5V and outputs 1.8V, 50mA. This 1.8V

supply is externally available to provide regulated

power to peripheral devices such as a TCXO.

The CDC3RL02 is offered in a 0.4mm pitch die

size ball grid array (DSBGA) package (0.8mm

× 1.6mm), also known as wafer-level chip-scale

(WCSP) package, and is optimized for very low

standby current consumption.

更新时间:2025-10-5 10:31:00
供应商 型号 品牌 批号 封装 库存 备注 价格
TI/德州仪器
23+
DSBGA8
2000
TI/德州仪器
22+
DSBGA-8
500000
原装现货支持实单价优/含税
TI(德州仪器)
24+
DSBGA8
16460
原厂可订货,技术支持,直接渠道。可签保供合同
TI/德州仪器
25+
DSBGA-8
4987
强势库存!绝对原装公司现货!
TI
2024+
N/A
70000
柒号只做原装 现货价秒杀全网
TI(德州仪器)
23+
N/A
12000
一级代理,专注军工、汽车、医疗、工业、新能源、电力
TI
三年内
1983
只做原装正品
TI
16+
DSBGA
10000
原装正品
TI(德州仪器)
2021+
DSBGA-8
622
TI
24+
DSBGA8
90000
TI一级代理原装进口现货