位置:CDC3RL02 > CDC3RL02详情
CDC3RL02中文资料
CDC3RL02数据手册规格书PDF详情
1 Features
• Low Additive Noise:
– –149dBc/Hz at 10kHz Offset Phase Noise
– 0.37ps (RMS) Output Jitter
• Limited Output Slew Rate for EMI Reduction
(1ns to 5ns Rise/Fall Time for 10pF to 50pF Loads)
• Adaptive Output Stage Controls Reflection
• Regulated 1.8V Externally Available I/O Supply
• Ultra-Small 8-bump YFP 0.4mm Pitch WCSP
(0.8mm × 1.6mm)
• ESD Performance Exceeds JESD 22
– 2000V Human-Body Model (A114-A)
– 1000V Charged-Device Model
(JESD22-C101-A Level III)
2 Applications
• Cellular Phones
• Global Positioning Systems (GPS)
• Wireless LAN
• FM Radio
• WiMAX
• W-BT
3 Description
The CDC3RL02 is a two-channel clock fan-out buffer
and is designed for use in portable end-equipment,
such as mobile phones, that require clock buffering
with minimal additive phase noise and fan-out
capabilities. The device buffers a single clock source,
such as a temperature compensated crystal oscillator
(TCXO) to multiple peripherals. The device has two
clock request inputs (CLK_REQ1 and CLK_REQ2),
each input can enable a single clock output.
The CDC3RL02 accepts square or sine waves at the
master clock input (MCLK_IN), eliminating the need
for an AC coupling capacitor. The smallest acceptable
sine wave is a 0.3V signal (peak-to-peak). CDC3RL02
is designed to offer minimal channel-to-channel skew,
additive output jitter, and additive phase noise. The
adaptive clock output buffers offer controlled slewrate
over a wide capacitive loading range which
minimizes EMI emissions, maintains signal integrity,
and minimizes ringing caused by signal reflections on
the clock distribution lines.
The CDC3RL02 has an integrated Low-Drop-Out
(LDO) voltage regulator which accepts input voltages
from 2.3V to 5.5V and outputs 1.8V, 50mA. This 1.8V
supply is externally available to provide regulated
power to peripheral devices such as a TCXO.
The CDC3RL02 is offered in a 0.4mm pitch die
size ball grid array (DSBGA) package (0.8mm
× 1.6mm), also known as wafer-level chip-scale
(WCSP) package, and is optimized for very low
standby current consumption.
CDC3RL02产品属性
- 类型
描述
- 型号
CDC3RL02
- 制造商
TI
- 制造商全称
Texas Instruments
- 功能描述
LOW PHASE-NOISE TWO-CHANNEL CLOCK FAN-OUT BUFFER
供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
---|---|---|---|---|---|---|---|
TI/德州仪器 |
24+ |
DSBGA8 |
8950 |
BOM配单专家,发货快,价格低 |
|||
TI |
2020+ |
DSBGA |
79000 |
||||
TI |
23+ |
DSBGA |
3740 |
原厂原装正品 |
|||
TI/德州仪器 |
23+ |
DSBGA8 |
2000 |
||||
TI/德州仪器 |
25+ |
DSBGA8 |
32360 |
TI/德州仪器全新特价CDC3RL02YFPR即刻询购立享优惠#长期有货 |
|||
TI |
21+ |
DSBGA-8 |
1682 |
十年信誉,只做原装,有挂就有现货! |
|||
Texas Instruments |
25+ |
DSBGA8 |
18000 |
TI优势渠道,大量原装库存现货,交期快,欢迎询价。 |
|||
TI/德州仪器 |
22+ |
DSBGA-8 |
500000 |
原装现货支持实单价优/含税 |
|||
TI/德州仪器 |
2021+ |
DSBGA8 |
9000 |
原装现货,随时欢迎询价 |
|||
TI(德州仪器) |
24+ |
DSBGA8(0 |
3022 |
只做原装,提供一站式配单服务,代工代料。BOM配单 |
CDC3RL02YFPR 价格
参考价格:¥7.2236
CDC3RL02 资料下载更多...
CDC3RL02 芯片相关型号
- ATC-5124-S
- ATC-5124-SSLASHBL
- ATC-5124-SSLASHBN
- ATC-5124-SSLASHQ
- ATC-5124-V
- ATC-5124-VSLASHBL
- MAW25-C3F0E336-A1DA
- MAW25-C3F0E336-A1TA
- MAW25-C3F0E336-A1ZA
- MAW25-C3F0E336-A3DA
- MAW25-C3F0E336-A3TA
- MAW25-C3F0E336-A3ZA
- RH100
- RH10010K00AC02
- RH10010K00AE01
- RH10010K00AE02
- RH10010K00AJ01
- RH10010K00BC02
- RH10010K00BE01
- RH10010K00BE02
- RH10010K00BJ01
- SN75C3223EDB
- SN75C3223EDB.A
- SN75C3223EDBR
- SN75C3223EDBR.A
- SN75C3223EPW
- SN75C3223EPWR
Datasheet数据表PDF页码索引
- P1
- P2
- P3
- P4
- P5
- P6
- P7
- P8
- P9
- P10
- P11
- P12
- P13
- P14
- P15
- P16
- P17
- P18
- P19
- P20
- P21
- P22
- P23
- P24
- P25
- P26
- P27
- P28
- P29
- P30
- P31
- P32
- P33
- P34
- P35
- P36
- P37
- P38
- P39
- P40
- P41
- P42
- P43
- P44
- P45
- P46
- P47
- P48
- P49
- P50
- P51
- P52
- P53
- P54
- P55
- P56
- P57
- P58
- P59
- P60
- P61
- P62
- P63
- P64
- P65
- P66
- P67
- P68
- P69
- P70
- P71
- P72
- P73
- P74
- P75
- P76
- P77
- P78
- P79
- P80
- P81
- P82
- P83
- P84
- P85
- P86
- P87
- P88
- P89
- P90
- P91
- P92
- P93
- P94
- P95
- P96
- P97
- P98
- P99
- P100
- P101
- P102
- P103
- P104
- P105