位置:CDC2536DB > CDC2536DB详情

CDC2536DB中文资料

厂家型号

CDC2536DB

文件大小

348.1Kbytes

页面数量

16

功能描述

3.3-V PHASE-LOCK LOOP CLOCK DRIVER WITH 3-STATE OUTPUTS

时钟驱动器及分配 3.3V PLL Clock Drvr

数据手册

原厂下载下载地址一下载地址二到原厂下载

生产厂商

TI2

CDC2536DB数据手册规格书PDF详情

FEATURES

· Low Output Skew for Clock-Distribution and

Clock-Generation Applications

· Operates at 3.3-V VCC

· Distributes One Clock Input to Six Outputs

· One Select Input Configures Three Outputs to

Operate at One-Half or Double the Input

Frequency

· No External RC Network Required

· On-Chip Series Damping Resistors

· External Feedback Pin (FBIN) Is Used to

Synchronize the Outputs to the Clock Input

· Application for Synchronous DRAM,

High-Speed Microprocessor

· TTL-Compatible Inputs and Outputs

· Outputs Drive 50-W Parallel-Terminated

Transmission Lines

· State-of-the-Art EPIC-IIB™ BiCMOS Design

Significantly Reduces Power Dissipation

· Distributed VCC and Ground Pins Reduce

Switching Noise

· Packaged in Plastic 28-Pin Shrink

Small-Outline Package

DESCRIPTION

The CDC2536 is a high-performance, low-skew, low-jitter clock driver. It uses a phase-lock loop (PLL) to

precisely align, in both frequency and phase, the clock output signals to the clock input (CLKIN) signal. It is

specifically designed for use with synchronous DRAMs and popular microprocessors operating at speeds from

50 MHz to 100 MHz or down to 25 MHz on outputs configured as half-frequency outputs. The CDC2536

operates at 3.3-V VCC and is designed to drive a 50-W transmission line. The CDC2536 also provides on-chip

series-damping resistors, eliminating the need for external termination components.

The feedback (FBIN) input is used to synchronize the output clocks in frequency and phase to the input clock

(CLKIN). One of the six output clocks must be fed back to FBIN for the PLL to maintain synchronization between

CLKIN and the outputs. The output used as the feedback pin is synchronized to the same frequency as CLKIN.

The Y outputs can be configured to switch in phase and at the same frequency as CLKIN. The select (SEL) input

configures three Y outputs to operate at one-half or double the CLKIN frequency, depending on which pin is fed

back to FBIN (see Tables 1 and 2). All output signal duty cycles are adjusted to 50% independent of the duty

cycle at the input clock.

Output-enable (OE) is provided for output control. When OE is high, the outputs are in the high-impedance state.

When OE is low, the outputs are active. TEST is used for factory testing of the device and can be use to bypass

the PLL. TEST should be strapped to GND for normal operation.

Unlike many products containing PLLs, the CDC2536 does not require external RC networks. The loop filter for

the PLL is included on-chip, minimizing component count, board space, and cost.

CDC2536DB产品属性

  • 类型

    描述

  • 型号

    CDC2536DB

  • 功能描述

    时钟驱动器及分配 3.3V PLL Clock Drvr

  • RoHS

  • 制造商

    Micrel

  • 1

    4

  • 输出类型

    Differential

  • 最大输出频率

    4.2 GHz

  • 电源电压-最小

    5 V

  • 最大工作温度

    + 85 C

  • 封装/箱体

    SOIC-8

  • 封装

    Reel

更新时间:2025-10-5 8:11:00
供应商 型号 品牌 批号 封装 库存 备注 价格
TI(德州仪器)
24+
SSOP28208mil
942
只做原装,提供一站式配单服务,代工代料。BOM配单
TI
23+
SSOP28
7850
只做原装正品假一赔十为客户做到零风险!!
TI/德州仪器
25+
原厂封装
10000
TI
00+
SSOP28
3400
全新原装进口自己库存优势
TI
24+
SSOP28
5650
公司原厂原装现货假一罚十!特价出售!强势库存!
TI
2016+
SSOP28
9000
只做原装,假一罚十,公司可开17%增值税发票!
TI
24+
SSOP28
150
TI
23+
SOP
5000
原装正品,假一罚十
TI
17+
SSOP28
9988
只做原装进口,自己库存
TI
05+
SSOP-28
450
原装现货海量库存欢迎咨询

CDC2536DB 价格

参考价格:¥40.1310

型号:CDC2536DB 品牌:TI 备注:这里有CDC2536DB多少钱,2025年最近7天走势,今日出价,今日竞价,CDC2536DB批发/采购报价,CDC2536DB行情走势销售排排榜,CDC2536DB报价。