位置:CDC2516DGGR.B > CDC2516DGGR.B详情

CDC2516DGGR.B中文资料

厂家型号

CDC2516DGGR.B

文件大小

1066.95Kbytes

页面数量

17

功能描述

3.3-V PHASE-LOCK LOOP CLOCK DRIVER

数据手册

下载地址一下载地址二到原厂下载

生产厂商

TI2

CDC2516DGGR.B数据手册规格书PDF详情

Use CDCVF2510A as a Replacement for

this Device

Phase-Lock Loop Clock Distribution for

Synchronous DRAM Applications

Distributes One Clock Input to Four Banks

of Four Outputs

Separate Output Enable for Each Output

Bank

External Feedback Pin (FBIN) Is Used to

Synchronize the Outputs to the Clock Input

On-Chip Series-Damping Resistors

No External RC Network Required

Operates at 3.3-V VCC

Packaged in Plastic 48-Pin Thin Shrink

Small-Outline Package

description

The CDC2516 is a high-performance, low-skew,

low-jitter, phase-lock loop (PLL) clock driver. It

uses a PLL to precisely align, in both frequency

and phase, the feedback output (FBOUT) to the

clock (CLK) input signal. It is specifically designed

for use with synchronous DRAMs. The CDC2516

operates at 3.3-V VCC and provides integrated

series-damping resistors that make it ideal for

driving point-to-point loads.

Four banks of four outputs provide 16 low-skew,

low-jitter copies of the input clock. Output signal

duty cycles are adjusted to 50 percent,

independent of the duty cycle at the input clock.

Each bank of outputs can be enabled or disabled

separately via the 1G, 2G, 3G, and 4G control

inputs. When the G inputs are high, the outputs

switch in phase and frequency with CLK; when the

G inputs are low, the outputs are disabled to the

logic-low state.

Unlike many products containing PLLs, the CDC2516 does not require external RC networks. The loop filter

for the PLL is included on-chip, minimizing component count, board space, and cost.

Because it is based on PLL circuitry, the CDC2516 requires a stabilization time to achieve phase lock of the

feedback signal to the reference signal. This stabilization time is required following power up and application

of a fixed-frequency, fixed-phase signal at CLK, as well as following any changes to the PLL reference or

feedback signals. The PLL may be bypassed for test purposes by strapping AVCC to ground.

The CDC2516 is characterized for operation from 0°C to 70°C.

更新时间:2025-10-4 10:01:00
供应商 型号 品牌 批号 封装 库存 备注 价格
TI
16+
TSSOP-48
8000
原装现货请来电咨询
TexasInstruments
18+
IC3.3VPLLCLK-DRVR48-TSSO
6580
公司原装现货/欢迎来电咨询!
TI
24+
TSSOP-48
90000
进口原装现货假一罚十价格合理
Texas Instruments
24+
48-TSSOP
56200
一级代理/放心采购
TI(德州仪器)
2447
TSSOP-48
315000
一级代理专营品牌!原装正品,优势现货,长期排单到货
TI
25+
SSOP-48
2000
就找我吧!--邀您体验愉快问购元件!
TI(德州仪器)
2021+
TSSOP-48
499
TI
23+
N/A
560
原厂原装
TI
22+
48TSSOP
9000
原厂渠道,现货配单
TI
23+
48TSSOP
9000
原装正品,支持实单