位置:CDC2516DGGR > CDC2516DGGR详情

CDC2516DGGR中文资料

厂家型号

CDC2516DGGR

文件大小

1066.95Kbytes

页面数量

17

功能描述

3.3-V PHASE-LOCK LOOP CLOCK DRIVER

时钟驱动器及分配 3.3VPhase Lock Loop ClockDrvr

数据手册

原厂下载下载地址一下载地址二到原厂下载

生产厂商

TI2

CDC2516DGGR数据手册规格书PDF详情

Use CDCVF2510A as a Replacement for

this Device

Phase-Lock Loop Clock Distribution for

Synchronous DRAM Applications

Distributes One Clock Input to Four Banks

of Four Outputs

Separate Output Enable for Each Output

Bank

External Feedback Pin (FBIN) Is Used to

Synchronize the Outputs to the Clock Input

On-Chip Series-Damping Resistors

No External RC Network Required

Operates at 3.3-V VCC

Packaged in Plastic 48-Pin Thin Shrink

Small-Outline Package

description

The CDC2516 is a high-performance, low-skew,

low-jitter, phase-lock loop (PLL) clock driver. It

uses a PLL to precisely align, in both frequency

and phase, the feedback output (FBOUT) to the

clock (CLK) input signal. It is specifically designed

for use with synchronous DRAMs. The CDC2516

operates at 3.3-V VCC and provides integrated

series-damping resistors that make it ideal for

driving point-to-point loads.

Four banks of four outputs provide 16 low-skew,

low-jitter copies of the input clock. Output signal

duty cycles are adjusted to 50 percent,

independent of the duty cycle at the input clock.

Each bank of outputs can be enabled or disabled

separately via the 1G, 2G, 3G, and 4G control

inputs. When the G inputs are high, the outputs

switch in phase and frequency with CLK; when the

G inputs are low, the outputs are disabled to the

logic-low state.

Unlike many products containing PLLs, the CDC2516 does not require external RC networks. The loop filter

for the PLL is included on-chip, minimizing component count, board space, and cost.

Because it is based on PLL circuitry, the CDC2516 requires a stabilization time to achieve phase lock of the

feedback signal to the reference signal. This stabilization time is required following power up and application

of a fixed-frequency, fixed-phase signal at CLK, as well as following any changes to the PLL reference or

feedback signals. The PLL may be bypassed for test purposes by strapping AVCC to ground.

The CDC2516 is characterized for operation from 0°C to 70°C.

CDC2516DGGR产品属性

  • 类型

    描述

  • 型号

    CDC2516DGGR

  • 功能描述

    时钟驱动器及分配 3.3VPhase Lock Loop ClockDrvr

  • RoHS

  • 制造商

    Micrel

  • 1

    4

  • 输出类型

    Differential

  • 最大输出频率

    4.2 GHz

  • 电源电压-最小

    5 V

  • 最大工作温度

    + 85 C

  • 封装/箱体

    SOIC-8

  • 封装

    Reel

更新时间:2025-10-4 15:04:00
供应商 型号 品牌 批号 封装 库存 备注 价格
ISD
2023+
TSSOP-48P
53500
正品,原装现货
TI(德州仪器)
24+
TSSOP486
2317
只做原装,提供一站式配单服务,代工代料。BOM配单
TI/德州仪器
24+
TSSOP48
10000
只做原装,实单最低价支持
TI
24+
48-TSSOP
3000
TI/德州仪器
25+
原厂封装
10000
TI
07+
SSOP
2550
全新原装进口自己库存优势
TI
16+
NA
8800
原装现货,货真价优
TI
25+
N/A
1369
百分百原装正品 真实公司现货库存 本公司只做原装 可
TI
25+
TSSOP48
200
主打产品,长备大量现货
TI
24+
7500
48-TSSOP

CDC2516DGGR 价格

参考价格:¥37.0393

型号:CDC2516DGGR 品牌:TI 备注:这里有CDC2516DGGR多少钱,2025年最近7天走势,今日出价,今日竞价,CDC2516DGGR批发/采购报价,CDC2516DGGR行情走势销售排排榜,CDC2516DGGR报价。