型号 功能描述 生产厂家 企业 LOGO 操作
IN74LV74

Dual D-type flip-flop with set and reset; positive-edge trigger

The IN74LV74 is a low-voltage Si-gate CMOS device and is pin and function compatible with 74HC/HCT74. • Output voltage levels are compatible with input levels of CMOS, NMOS and TTL ICS • Supply voltage range: 1.2 to 3.6 V • Low input current: 1.0 μA; 0.1 μA at Ò = 25 °C • High Noise Immunity

INTEGRAL

Integral Corp.

Dual D-type flip-flop with set and reset; positive-edge trigger

The IN74LV74 is a low-voltage Si-gate CMOS device and is pin and function compatible with 74HC/HCT74. • Output voltage levels are compatible with input levels of CMOS, NMOS and TTL ICS • Supply voltage range: 1.2 to 3.6 V • Low input current: 1.0 μA; 0.1 μA at Ò = 25 °C • High Noise Immunity

INTEGRAL

Integral Corp.

Dual D-type flip-flop with set and reset; positive-edge trigger

The IN74LV74 is a low-voltage Si-gate CMOS device and is pin and function compatible with 74HC/HCT74. • Output voltage levels are compatible with input levels of CMOS, NMOS and TTL ICS • Supply voltage range: 1.2 to 3.6 V • Low input current: 1.0 μA; 0.1 μA at Ò = 25 °C • High Noise Immunity

INTEGRAL

Integral Corp.

Dual D-type flip-flop with set and reset; positive-edge trigger

DESCRIPTION The 74LV74 is a low-voltage Si-gate CMOS device and is pin and function compatible with 74HC/HCT74. FEATURES • Wide operating voltage: 1.0 to 5.5V • Optimized for Low Voltage applications: 1.0 to 3.6V • Accepts TTL input levels between VCC = 2.7V and VCC = 3.6V • Ty

Philips

飞利浦

Dual D-type flip-flop with set and reset; positive-edge trigger

1. General description The 74LV74 is a dual positive edge triggered D-type flip-flop with individual data (nD), clock (nCP), set (nSD) and reset (nRD) inputs, and complementary nQ and nQ outputs. Data at the D-input that meets the set-up and hold time requirements on the LOW-to-HIGH clock trans

NEXPERIA

安世

Dual D-type flip-flop with set and reset; positive-edge trigger

1. General description The 74LV74 is a dual positive edge triggered D-type flip-flop with individual data (nD), clock (nCP), set (nSD) and reset (nRD) inputs, and complementary nQ and nQ outputs. Data at the D-input that meets the set-up and hold time requirements on the LOW-to-HIGH clock trans

NEXPERIA

安世

Dual D-type flip-flop with set and reset; positive-edge trigger

DESCRIPTION The 74LV74 is a low-voltage Si-gate CMOS device and is pin and function compatible with 74HC/HCT74. FEATURES • Wide operating voltage: 1.0 to 5.5V • Optimized for Low Voltage applications: 1.0 to 3.6V • Accepts TTL input levels between VCC = 2.7V and VCC = 3.6V • Ty

Philips

飞利浦

DUAL POSITIVE-EDGE-TRIGGERED D-TYPE FLIP-FLOPS

文件:444.43 Kbytes Page:16 Pages

TI

德州仪器

更新时间:2025-12-29 23:01:00
IC供应商 芯片型号 品牌 批号 封装 库存 备注 价格
RHTEK/立锜
24+
NA/
12500
优势代理渠道,原装正品,可全系列订货开增值税票
RICHTEK
24+
DFN3X3-
80000
只做自己库存 全新原装进口正品假一赔百 可开13%增
RICHTEK/立锜
22+
QFN24
100000
代理渠道/只做原装/可含税
IKS
25+
SOP20
54648
百分百原装现货 实单必成 欢迎询价
RICHTEK/立锜
21+
QFN24
51890
amd
25+
500000
行业低价,代理渠道
IKS
SOP
56520
一级代理 原装正品假一罚十价格优势长期供货
RICHTEK/立锜
22+
QFN
138500
现货,原厂原装假一罚十!
AMD
23+
SMD-PLCC68
9888
专做原装正品,假一罚百!
IKS
25+
SOP
880000
明嘉莱只做原装正品现货

IN74LV74数据表相关新闻