型号 功能描述 生产厂家 企业 LOGO 操作
74LVQ74

Low Voltage Dual D-Type Positive Edge-Triggered Flip-Flop

General Description The LVQ74 is a dual D-type flip-flop with Asynchronous Clear and Set inputs and complementary (Q, Q) outputs. Information at the input is transferred to the outputs on the positive edge of the clock pulse. Clock triggering occurs at a voltage level of the clock pulse and is no

Fairchild

仙童半导体

74LVQ74

DUAL D-TYPE FLIP FLOP WITH PRESET AND CLEAR

DESCRIPTION The 74LVQ74 is a low voltage CMOS DUAL D-TYPE FLIP FLOP WITH PRESET AND CLEAR NON INVERTING fabricated with sub-micron silicon gate and double-layer metal wiring C2MOS technology. It is ideal for low power and low noise 3.3V applications. ■ HIGH SPEED: fMAX = 250 MHz (TYP.) at VCC =

STMICROELECTRONICS

意法半导体

74LVQ74

DUAL D-TYPE FLIP FLOP WITH PRESET AND CLEAR

文件:438.19 Kbytes Page:13 Pages

STMICROELECTRONICS

意法半导体

74LVQ74

Low Voltage Dual D-Type Positive Edge-Triggered Flip-Flop

ONSEMI

安森美半导体

74LVQ74

Low Voltage Dual D-Type Positive Edge-Triggered Flip-Flop

文件:78.81 Kbytes Page:6 Pages

Fairchild

仙童半导体

DUAL D-TYPE FLIP FLOP WITH PRESET AND CLEAR

DESCRIPTION The 74LVQ74 is a low voltage CMOS DUAL D-TYPE FLIP FLOP WITH PRESET AND CLEAR NON INVERTING fabricated with sub-micron silicon gate and double-layer metal wiring C2MOS technology. It is ideal for low power and low noise 3.3V applications. ■ HIGH SPEED: fMAX = 250 MHz (TYP.) at VCC =

STMICROELECTRONICS

意法半导体

Low Voltage Dual D-Type Positive Edge-Triggered Flip-Flop

General Description The LVQ74 is a dual D-type flip-flop with Asynchronous Clear and Set inputs and complementary (Q, Q) outputs. Information at the input is transferred to the outputs on the positive edge of the clock pulse. Clock triggering occurs at a voltage level of the clock pulse and is no

Fairchild

仙童半导体

Low Voltage Dual D-Type Positive Edge-Triggered Flip-Flop

General Description The LVQ74 is a dual D-type flip-flop with Asynchronous Clear and Set inputs and complementary (Q, Q) outputs. Information at the input is transferred to the outputs on the positive edge of the clock pulse. Clock triggering occurs at a voltage level of the clock pulse and is no

Fairchild

仙童半导体

DUAL D-TYPE FLIP FLOP WITH PRESET AND CLEAR

DESCRIPTION The 74LVQ74 is a low voltage CMOS DUAL D-TYPE FLIP FLOP WITH PRESET AND CLEAR NON INVERTING fabricated with sub-micron silicon gate and double-layer metal wiring C2MOS technology. It is ideal for low power and low noise 3.3V applications. ■ HIGH SPEED: fMAX = 250 MHz (TYP.) at VCC =

STMICROELECTRONICS

意法半导体

Low Voltage Dual D-Type Positive Edge-Triggered Flip-Flop

文件:78.81 Kbytes Page:6 Pages

Fairchild

仙童半导体

DUAL D-TYPE FLIP FLOP WITH PRESET AND CLEAR

文件:438.19 Kbytes Page:13 Pages

STMICROELECTRONICS

意法半导体

DUAL D-TYPE FLIP FLOP WITH PRESET AND CLEAR

STMICROELECTRONICS

意法半导体

DUAL D-TYPE FLIP FLOP WITH PRESET AND CLEAR

文件:438.19 Kbytes Page:13 Pages

STMICROELECTRONICS

意法半导体

封装/外壳:14-SOIC(0.154",3.90mm 宽) 功能:设置(预设)和复位 包装:袋 描述:IC FF D-TYPE DUAL 1BIT 14SOIC 集成电路(IC) 触发器

ONSEMI

安森美半导体

Low Voltage Dual D-Type Positive Edge-Triggered Flip-Flop

文件:78.81 Kbytes Page:6 Pages

Fairchild

仙童半导体

封装/外壳:14-SOIC(0.154",3.90mm 宽) 功能:设置(预设)和复位 包装:管件 描述:IC FF D-TYPE DUAL 1BIT 14SOIC 集成电路(IC) 触发器

ONSEMI

安森美半导体

Low Voltage Dual D-Type Positive Edge-Triggered Flip-Flop

文件:78.81 Kbytes Page:6 Pages

Fairchild

仙童半导体

DUAL D-TYPE FLIP FLOP WITH PRESET AND CLEAR

STMICROELECTRONICS

意法半导体

DUAL D-TYPE FLIP FLOP WITH PRESET AND CLEAR

文件:438.19 Kbytes Page:13 Pages

STMICROELECTRONICS

意法半导体

74LVQ74产品属性

  • 类型

    描述

  • 型号

    74LVQ74

  • 功能描述

    触发器 Dual D Flip-Flop

  • RoHS

  • 制造商

    Texas Instruments

  • 电路数量

    2

  • 逻辑系列

    SN74

  • 逻辑类型

    D-Type Flip-Flop

  • 极性

    Inverting, Non-Inverting

  • 输入类型

    CMOS

  • 传播延迟时间

    4.4 ns

  • 高电平输出电流

    - 16 mA

  • 低电平输出电流

    16 mA

  • 电源电压-最大

    5.5 V

  • 最大工作温度

    + 85 C

  • 安装风格

    SMD/SMT

  • 封装/箱体

    X2SON-8

  • 封装

    Reel

更新时间:2025-12-27 8:52:00
IC供应商 芯片型号 品牌 批号 封装 库存 备注 价格
ST
26+
SOP3.9
60000
只有原装 可配单
ST
24+
SOP
16900
支持样品,原装现货,提供技术支持!
onsemi(安森美)
24+
SOP14
3238
原装现货,免费供样,技术支持,原厂对接
onsemi(安森美)
24+
SOP14
2669
只做原装,提供一站式配单服务,代工代料。BOM配单
ST
25+
SOP-14
2987
只售原装自家现货!诚信经营!欢迎来电!
1577
23+
NA
2088
专做原装正品,假一罚百!
FSC/ON
23+
原包装原封 □□
1344
原装进口特价供应 特价,原装元器件供应,支持开发样品 更多详细咨询 库存
ST
06+
?SOP-14
1000
全新原装 绝对有货
STM
24+
SOP-14
492
FAIRCHILD/仙童
23+
12301
原厂授权代理,海外优势订货渠道。可提供大量库存,详

74LVQ74数据表相关新闻

  • 74LVT16245BBX+518

    74LVT16245BBX+518

    2023-5-19
  • 74LVT16245BDGGRE4

    74LVT16245BDGGRE4

    2023-5-19
  • 74LVT374PW

    74LVT374PW

    2023-5-19
  • 74LVCH16244ADGG-QJ

    74LVCH16244ADGG-QJ

    2023-5-19
  • 74LVCH162245

    PDIP-20 总线收发器 , SO-20 + 125 C 总线收发器 , 74VHCT 总线收发器 , 2 V 总线收发器 , SOIC-20 总线收发器 , LQFP-100 总线收发器

    2020-9-11
  • 74LVQ11MTR-三重3输入与门

    74LVQ11是一个低电压CMOS三重3输入与门亚微米制造硅栅和双层金属布线C2MOS技术。它是理想的低功耗和低噪音3.3V应用。 内部电路是由3个阶段包括缓冲输出,从而使高噪声免疫力和稳定的输出。 所有输入和输出都配备了防止静电放电保护电路,让他们2KV的静电放电抗扰度和瞬态过剩电压。 高速:TPD =4.7ns(典型值)VCC= 3.3 V 兼容TTL输出 低功耗:ICC=2毫安(最大值)在TA= 25℃ 低噪声:VOLP=0.3V VCC= 3.3V(典型值) 75W的传输线路驱动 CAPA

    2012-11-6