型号 功能描述 生产厂家 企业 LOGO 操作
74ALVC16835PFG

3.3V CMOS 18-BIT UNIVERSAL BUS DRIVER WITH 3-STATE OUTPUTS

FEATURES: • 0.5 MICRON CMOS Technology • Typical tSK(o) (Output Skew) 2000V per MIL-STD-883, Method 3015; > 200V using machine model (C = 200pF, R = 0) • VCC = 3.3V ± 0.3V, Normal Range • VCC = 2.7V to 3.6V, Extended Range • VCC = 2.5V ± 0.2V • CMOS power levels (0.4μ W typ

RENESAS

瑞萨

Low Voltage 18-Bit Universal Bus Driver with 3.6V Tolerant Inputs and Outputs

General Description The ALVC16835 low voltage 18-bit universal bus driver combines D-type latches and D-type flip-flops to allow data flow in transparent, latched and clocked modes.The 74ALVC16835 is designed for low voltage (1.65V to 3.6V) VCC applications with I/O capability up to 3.6V. The 74A

FAIRCHILD

仙童半导体

18-bit registered driver; 3-state

1 General description The 74ALVC16835A is a 18–bit registered driver. Data flow is controlled by active low output enable (OE), active low latch enable (LE) and clock inputs (CP). When LE is LOW, the A to Y data flow is transparent. When LE is HIGH and CP is held at LOW or HIGH, the data is la

NEXPERIA

安世

18-bit registered driver 3-State

DESCRIPTION The 74ALVC16835A is a 18–bit registered driver. Data flow is controlled by active low output enable (OE), active low latch enable (LE) and clock inputs (CP). When LE is LOW, the A to Y data flow is transparent. When LE is HIGH and CP is held at LOW or HIGH, the data is latched; on

PHILIPS

飞利浦

18-bit registered driver 3-State

DESCRIPTION The 74ALVC16835A is a 18–bit registered driver. Data flow is controlled by active low output enable (OE), active low latch enable (LE) and clock inputs (CP). When LE is LOW, the A to Y data flow is transparent. When LE is HIGH and CP is held at LOW or HIGH, the data is latched; on

PHILIPS

飞利浦

18-bit registered driver; 3-state

1 General description The 74ALVC16835A is a 18–bit registered driver. Data flow is controlled by active low output enable (OE), active low latch enable (LE) and clock inputs (CP). When LE is LOW, the A to Y data flow is transparent. When LE is HIGH and CP is held at LOW or HIGH, the data is la

NEXPERIA

安世

更新时间:2026-1-29 10:40:00
IC供应商 芯片型号 品牌 批号 封装 库存 备注 价格
恩XP
2016+
TSSOP-56
6000
只做原装,假一罚十,公司可开17%增值税发票!
PHI
TSSOP56
68500
一级代理 原装正品假一罚十价格优势长期供货
PHI
00+
TSOP56
32
全新原装100真实现货供应
恩XP
2021+
SO-14
7600
原装现货,欢迎询价
恩XP
22+
SO-14
20000
原装 品质保证
恩XP
25+
SO-14
30000
原装正品公司现货,假一赔十!
PHI
01+
TSSOP/56
790
原装现货海量库存欢迎咨询
Nexperia(安世)
25+
TSSOP566
2886
原装现货,免费供样,技术支持,原厂对接
hit
24+
N/A
6980
原装现货,可开13%税票
PHI
25+
TSOP56
3297
⊙⊙新加坡大量现货库存,深圳常备现货!欢迎查询!⊙

74ALVC16835PFG芯片相关品牌

74ALVC16835PFG数据表相关新闻