型号 功能描述 生产厂家&企业 LOGO 操作
74ALVC16835PFG

3.3V CMOS 18-BIT UNIVERSAL BUS DRIVER WITH 3-STATE OUTPUTS

FEATURES: • 0.5 MICRON CMOS Technology • Typical tSK(o) (Output Skew) 2000V per MIL-STD-883, Method 3015; > 200V using machine model (C = 200pF, R = 0) • VCC = 3.3V ± 0.3V, Normal Range • VCC = 2.7V to 3.6V, Extended Range • VCC = 2.5V ± 0.2V • CMOS power levels (0.4μ W typ

RENESAS

瑞萨

Low Voltage 18-Bit Universal Bus Driver with 3.6V Tolerant Inputs and Outputs

General Description The ALVC16835 low voltage 18-bit universal bus driver combines D-type latches and D-type flip-flops to allow data flow in transparent, latched and clocked modes.The 74ALVC16835 is designed for low voltage (1.65V to 3.6V) VCC applications with I/O capability up to 3.6V. The 74A

FairchildFairchild Semiconductor

仙童半导体飞兆/仙童半导体公司

18-bit registered driver; 3-state

1 General description The 74ALVC16835A is a 18–bit registered driver. Data flow is controlled by active low output enable (OE), active low latch enable (LE) and clock inputs (CP). When LE is LOW, the A to Y data flow is transparent. When LE is HIGH and CP is held at LOW or HIGH, the data is la

NEXPERIANexperia B.V. All rights reserved

安世安世半导体(中国)有限公司

18-bit registered driver 3-State

DESCRIPTION The 74ALVC16835A is a 18–bit registered driver. Data flow is controlled by active low output enable (OE), active low latch enable (LE) and clock inputs (CP). When LE is LOW, the A to Y data flow is transparent. When LE is HIGH and CP is held at LOW or HIGH, the data is latched; on

Philips

飞利浦

18-bit registered driver 3-State

DESCRIPTION The 74ALVC16835A is a 18–bit registered driver. Data flow is controlled by active low output enable (OE), active low latch enable (LE) and clock inputs (CP). When LE is LOW, the A to Y data flow is transparent. When LE is HIGH and CP is held at LOW or HIGH, the data is latched; on

Philips

飞利浦

18-bit registered driver; 3-state

1 General description The 74ALVC16835A is a 18–bit registered driver. Data flow is controlled by active low output enable (OE), active low latch enable (LE) and clock inputs (CP). When LE is LOW, the A to Y data flow is transparent. When LE is HIGH and CP is held at LOW or HIGH, the data is la

NEXPERIANexperia B.V. All rights reserved

安世安世半导体(中国)有限公司

更新时间:2025-8-14 23:00:00
IC供应商 芯片型号 品牌 批号 封装 库存 备注 价格
RENESAS(瑞萨)/IDT
24+
TVSOP56
7350
现货供应,当天可交货!免费送样,原厂技术支持!!!
Nexperia(安世)
24+
TSSOP566
2886
原装现货,免费供样,技术支持,原厂对接
恩XP
2016+
TSSOP-56
6000
只做原装,假一罚十,公司可开17%增值税发票!
PHI
1815+
TSSOP56
6528
只做原装正品现货!或订货,假一赔十!
恩XP
24+
SO-14
30000
原装正品公司现货,假一赔十!
PHI
01+
TSSOP/56
790
原装现货海量库存欢迎咨询
PHI
25+
TSOP56
3297
⊙⊙新加坡大量现货库存,深圳常备现货!欢迎查询!⊙
恩XP
22+
SO-14
12000
只有原装,原装,假一罚十
Nexperia
25+
电联咨询
7800
公司现货,提供拆样技术支持
恩XP
21+
SO-14
8080
只做原装,质量保证

74ALVC16835PFG芯片相关品牌

74ALVC16835PFG数据表相关新闻