型号 功能描述 生产厂家 企业 LOGO 操作

Low Voltage 18-Bit Universal Bus Driver with 3.6V Tolerant Inputs/Outputs and 26??Series Resistors in Outputs

General Description The ALVC162835 low voltage 18-bit universal bus driver combines D-type latches and D-type flip-flops to allow data flow in transparent, latched and clocked modes. The ALVC162835 is designed with 26Ω series resistors in the outputs. This design reduces noise in applications suc

Fairchild

仙童半导体

18-bit registered driver with 30ohm termination resistors (3-State)

DESCRIPTION The 74ALVC162835A is an 18-bit universal bus driver. Data flow is controlled by output enable (OE), latch enable (LE) and clock inputs (CP). When LE is HIGH, the A to Y data flow is transparent. When LE is LOW and CP is held at LOW or HIGH, the data is latched; on the LOW to HIGH tran

Philips

飞利浦

18-bit registered driver with 30 Ω termination resistors; 3-state

1 General description The 74ALVC162835A is an 18-bit universal bus driver. Data flow is controlled by output enable (OE), latch enable (LE) and clock inputs (CP). When LE is HIGH, the A to Y data flow is transparent. When LE is LOW and CP is held at LOW or HIGH, the data is latched; on the LOW

NEXPERIA

安世

18-bit registered driver with 30 Ohm termination resistors; 3-state

NEXPERIA

安世

封装/外壳:56-TFSOP(0.240",6.10mm 宽) 包装:卷带(TR)剪切带(CT)Digi-Reel® 得捷定制卷带 描述:IC UNIV BUS DVR 18BIT 56TSSOP 集成电路(IC) 通用总线功能

ETC

知名厂家

封装/外壳:56-TFSOP(0.240",6.10mm 宽) 包装:卷带(TR)剪切带(CT)Digi-Reel® 得捷定制卷带 描述:IC UNIV BUS DVR 18BIT 56TSSOP 集成电路(IC) 通用总线功能

ETC

知名厂家

18-bit registered driver with 30 Ω termination resistors; 3-state

1 General description The 74ALVC162835A is an 18-bit universal bus driver. Data flow is controlled by output enable (OE), latch enable (LE) and clock inputs (CP). When LE is HIGH, the A to Y data flow is transparent. When LE is LOW and CP is held at LOW or HIGH, the data is latched; on the LOW

NEXPERIA

安世

18-bit registered driver with 30ohm termination resistors (3-State)

DESCRIPTION The 74ALVC162835A is an 18-bit universal bus driver. Data flow is controlled by output enable (OE), latch enable (LE) and clock inputs (CP). When LE is HIGH, the A to Y data flow is transparent. When LE is LOW and CP is held at LOW or HIGH, the data is latched; on the LOW to HIGH tran

Philips

飞利浦

74ALVC162835ADG产品属性

  • 类型

    描述

  • 型号

    74ALVC162835ADG

  • 功能描述

    总线收发器 18-BIT REG DRVR W/30 TERM RES

  • RoHS

  • 制造商

    Fairchild Semiconductor

  • 逻辑类型

    CMOS

  • 逻辑系列

    74VCX

  • 每芯片的通道数量

    16

  • 输入电平

    CMOS

  • 输出电平

    CMOS

  • 输出类型

    3-State

  • 高电平输出电流

    - 24 mA

  • 低电平输出电流

    24 mA

  • 传播延迟时间

    6.2 ns

  • 电源电压-最大

    2.7 V, 3.6 V

  • 电源电压-最小

    1.65 V, 2.3 V

  • 最大工作温度

    + 85 C

  • 封装/箱体

    TSSOP-48

  • 封装

    Reel

更新时间:2025-11-22 17:43:00
IC供应商 芯片型号 品牌 批号 封装 库存 备注 价格
PHI
23+
TSOP56
3000
一级代理原厂VIP渠道,专注军工、汽车、医疗、工业、
IDT
25+
NA
880000
明嘉莱只做原装正品现货
PHI
22+
TSSOP
8000
原装正品支持实单
恩XP
24+
SO-16
30000
原装正品公司现货,假一赔十!
恩XP
21+
SO-16
8080
只做原装,质量保证
恩XP
25+
SOP
3200
全新原装、诚信经营、公司现货销售
恩XP
23+
SO-16
8080
正规渠道,只有原装!
24+
5000
公司存货
恩XP
2023+
TSSOP
6895
原厂全新正品旗舰店优势现货
TI
22+
56SSOP
9000
原厂渠道,现货配单

74ALVC162835ADG数据表相关新闻