位置:TC358772XBG > TC358772XBG详情

TC358772XBG中文资料

厂家型号

TC358772XBG

文件大小

393.82Kbytes

页面数量

21

功能描述

CMOS Digital Integrated Circuit Silicon Monolithic

数据手册

下载地址一下载地址二到原厂下载

生产厂商

TOSHIBA

TC358772XBG数据手册规格书PDF详情

Features

● DSI Receiver

 Configurable 1- up to 4-Data-Lane DSI Link with

bi-directional support on Data Lane 0

 Maximum bit rate of 1 Gbps/lane

 Video input data formats:

- RGB565 16 bits per pixel

- RGB666 18 bits per pixel

- RGB666 loosely packed 24 bits per pixel

- RGB888 24 bits per pixel

 Video frame size:

- Up to 1600×1200 24-bit/pixel resolution to

single-link LVDS display panel, limited by 135 MHz

LVDS speed

- Up to WUXGA resolutions (1920×1200 24-bit

pixels) to dual-link LVDS display panel, limited by

4 Gbps DSI link speed

 Supports Video Stream packets for video data

transmission.

 Supports generic long packets for accessing the

chip's register set

 Supports the path for Host to control the on-chip

I2C Master

● LVDS FPD Link Transmitter

 Supports single-link or dual-link

 Maximum pixel clock frequency of 135 MHz.

 Supports display up to 1600×1200 24-bit/pixel

resolution for single-link, or up to 1920×1200

24-bit resolutions for dual-link

 Supports the following pixel formats:

- RGB666 18 bits per pixel

- RGB888 24 bits per pixel

 Features Toshiba Magic Square algorithm which

enables a RGB666 display panel to produce a

display quality almost equivalent to that of an

RGB888 24-bit panel

 Flexible mapping of parallel data input bit ordering

 Supports programmable clock polarity

 Supports two power saving states

- Sleep state, when receiving DSI ULPS signaling

- Standby state, entered by STBY pin assertion

● Back Light Engine

 Provides a proper backlight parameter to the

environment light

● System Operation

 Host configures the chip through DSI link

 Through DSI link, Host accesses the chip register

set using Generic Write and Read packets. One

Generic Long Write packet can write to multiple

contiguous register addresses

 Includes an I2C Master function which is controlled

by Host through DSI link (multi-master is not

supported)

 Power management features to save power

 Configuration registers is also accessible through

I2C Slave interface

● Clock Source

 LVDS pixel clock source is either from external

clock EXTCLK or derived from DSICLK.

 A built-in PLL generates the high-speed LVDS

serializing clock requiring no external components

● Digital Input/Output Signals

 All Digital Input signals are 3.3V tolerant

 All Digital Output signals can output ranging from

1.8V to 3.3V depending on IO supply voltage

● Power supply

 MIPI DSI D-PHY: 1.2 V

 LVDS PHY: 1.8 V

 I/O: 1.8 V - 3.3V (all IO supply pins must

be same level)

 Digital Core: 1.2 V

● Power Consumption ( Typical Condition )

 Evaluation image data: color bar

 Power Down State is achieved by:

1. Reset asserted

2. EXTCLK not toggling

3. STBY = 0

4. DSI in ULPS Drive

● Packaging Information

 BGA64 (0.65mm ball pitch)

- Supports DSI-RX 4-data-lanes + Dual-Link

LVDS-TX

- 6.0mm × 6.0mm × 1.0mm

 BGA49 (0.65mm ball pitch)

- Supports DSI-RX 4-data-lanes + Single-Link

LVDS-TX

- 5.0mm × 5.0mm × 1.0mm

更新时间:2025-11-26 8:00:00
供应商 型号 品牌 批号 封装 库存 备注 价格
Toshiba
21+
BGA64
500
价格以询价为主,东芝代理官网可查
TOSHIBA/东芝
23+
BGA64
11200
原厂授权一级代理、全球订货优势渠道、可提供一站式BO
TOSHIBA/东芝
2023+
BGA
6000
原厂全新正品旗舰店优势现货
TOSHIBA
23+
BGA
50000
全新原装正品现货,支持订货
TOSHIBA
1449+
BGA
1168
一级代理,专注军工、汽车、医疗、工业、新能源、电力
TOSHIBA
25+
BGA
12800
公司只做原装 欢迎来电咨询。
TOSHIBA
23+
BGA
3668
原厂原装正品
TOSHIBA
23+
BGA
8560
受权代理!全新原装现货特价热卖!
TOSHIBA
24+
BGA
35200
一级代理/放心采购
TOSHIBA
原厂封装
9800
原装进口公司现货假一赔百