位置:TPIC6259DWR.A > TPIC6259DWR.A详情
TPIC6259DWR.A中文资料
TPIC6259DWR.A数据手册规格书PDF详情
Low rDS(on) . . . 1.3 Ω Typical
Avalanche Energy . . . 75 mJ
Eight Power DMOS Transistor Outputs of
250-mA Continuous Current
1.5-A Pulsed Current Per Output
Output Clamp Voltage at 45 V
Four Distinct Function Modes
Low Power Consumption
description
This power logic 8-bit addressable latch controls
open-drain DMOS transistor outputs and is
designed for general-purpose storage applications
in digital systems. Specific uses include
working registers, serial-holding registers, and
decoders or demultiplexers. This is a multifunctional
device capable of storing single-line
data in eight addressable latches with 3-to-8
decoding or demultiplexing mode active-low
DMOS outputs.
Four distinct modes of operation are selectable by
controlling the clear (CLR) and enable (G) inputs
as enumerated in the function table. In the
addressable-latch mode, data at the data-in (D)
terminal is written into the addressed latch. The
addressed DMOS transistor output inverts the
data input with all unaddressed DMOS-transistor
outputs remaining in their previous states. In the
memory mode, all DMOS-transistor outputs
remain in their previous states and are unaffected
by the data or address inputs. To eliminate the
possibility of entering erroneous data in the latch,
enable G should be held high (inactive) while the
address lines are changing. In the 3-to-8 decoding
or demultiplexing mode, the addressed output is inverted with respect to the D input and all other outputs are
high. In the clear mode, all outputs are high and unaffected by the address and data inputs.
Separate power and logic level ground pins are provided to facilitate maximum system flexibility. Pins 1, 10, 11,
and 20 are internally connected, and each pin must be externally connected to the power system ground in order
to minimize parasitic inductance. A single-point connection between pin 9, logic ground (LGND), and pins 1, 10,
11, and 20, power ground (PGND) must be externally made in a manner that reduces crosstalk between the
logic and load circuits.
The TPIC6259 is characterized for operation over the operating case temperature range of –40°C to 125°C.
供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
---|---|---|---|---|---|---|---|
TI |
11+ |
SOIC-20 |
8000 |
全新原装,绝对正品现货供应 |
|||
Texas Instruments |
24+ |
20-SOIC |
56200 |
一级代理/放心采购 |
|||
TI/德州仪器 |
2447 |
SOIC-20 |
100500 |
一级代理专营品牌!原装正品,优势现货,长期排单到货 |
|||
TI |
25+ |
SOP-20 |
2000 |
就找我吧!--邀您体验愉快问购元件! |
|||
TI(德州仪器) |
2021+ |
SOIC-20 |
499 |
||||
TI |
22+ |
20SOIC |
9000 |
原厂渠道,现货配单 |
|||
TI |
25+ |
SOIC (DW) |
6000 |
原厂原装,价格优势 |
|||
TI(德州仪器) |
24+ |
SOP20300mil |
7350 |
现货供应,当天可交货!免费送样,原厂技术支持!!! |
|||
TI |
2025+ |
SOP-20 |
3587 |
全新原厂原装产品、公司现货销售 |
|||
Texas Instruments(德州仪器) |
24+ |
20-SOIC (0.295, 7.50mm Width) |
690000 |
代理渠道/支持实单/只做原装 |
TPIC6259DWR.A 资料下载更多...
TPIC6259DWR.A 芯片相关型号
- 108020102
- CP35
- NT6VL256T32AI-T3
- NT6VL256T32AQ-T1
- S1200041
- SN74LVT162245A
- TPA2000D1-Q1
- TPIC2603DW
- TPIC2603DW.A
- TPIC2603DWG4
- TPIC2603DWG4.A
- TPIC2603DWR
- TPIC2603DWR.A
- TPIC2603DWRG4
- TPIC2603DWRG4.A
- TPIC2810D
- TPIC2810DR
- TPIC6259DW.A
- TPIC6259DWG4
- TPIC6259DWG4.A
- TPIC6259DWR
- TPIC6259DWRG4
- TPIC6259DWRG4.A
- TPS7430
- TPS75818KC
- TPS75818KC.A
- TPS75818KTTR
- TPS75818KTTR.A
- V1200043
Datasheet数据表PDF页码索引
- P1
- P2
- P3
- P4
- P5
- P6
- P7
- P8
- P9
- P10
- P11
- P12
- P13
- P14
- P15
- P16
- P17
- P18
- P19
- P20
- P21
- P22
- P23
- P24
- P25
- P26
- P27
- P28
- P29
- P30
- P31
- P32
- P33
- P34
- P35
- P36
- P37
- P38
- P39
- P40
- P41
- P42
- P43
- P44
- P45
- P46
- P47
- P48
- P49
- P50
- P51
- P52
- P53
- P54
- P55
- P56
- P57
- P58
- P59
- P60
- P61
- P62
- P63
- P64
- P65
- P66
- P67
- P68
- P69
- P70
- P71
- P72
- P73
- P74
- P75
- P76
- P77
- P78
- P79
- P80
- P81
- P82
- P83
- P84
- P85
- P86
- P87
- P88
- P89
- P90
- P91
- P92
- P93
- P94
- P95
- P96
- P97
- P98
- P99
- P100
- P101
- P102
- P103
- P104
- P105