位置:TPIC6259DWG4.A > TPIC6259DWG4.A详情

TPIC6259DWG4.A中文资料

厂家型号

TPIC6259DWG4.A

文件大小

686.91Kbytes

页面数量

19

功能描述

POWER LOGIC 8-BIT ADDRESSABLE LATCH

数据手册

下载地址一下载地址二到原厂下载

生产厂商

TI2

TPIC6259DWG4.A数据手册规格书PDF详情

Low rDS(on) . . . 1.3 Ω Typical

Avalanche Energy . . . 75 mJ

Eight Power DMOS Transistor Outputs of

250-mA Continuous Current

1.5-A Pulsed Current Per Output

Output Clamp Voltage at 45 V

Four Distinct Function Modes

Low Power Consumption

description

This power logic 8-bit addressable latch controls

open-drain DMOS transistor outputs and is

designed for general-purpose storage applications

in digital systems. Specific uses include

working registers, serial-holding registers, and

decoders or demultiplexers. This is a multifunctional

device capable of storing single-line

data in eight addressable latches with 3-to-8

decoding or demultiplexing mode active-low

DMOS outputs.

Four distinct modes of operation are selectable by

controlling the clear (CLR) and enable (G) inputs

as enumerated in the function table. In the

addressable-latch mode, data at the data-in (D)

terminal is written into the addressed latch. The

addressed DMOS transistor output inverts the

data input with all unaddressed DMOS-transistor

outputs remaining in their previous states. In the

memory mode, all DMOS-transistor outputs

remain in their previous states and are unaffected

by the data or address inputs. To eliminate the

possibility of entering erroneous data in the latch,

enable G should be held high (inactive) while the

address lines are changing. In the 3-to-8 decoding

or demultiplexing mode, the addressed output is inverted with respect to the D input and all other outputs are

high. In the clear mode, all outputs are high and unaffected by the address and data inputs.

Separate power and logic level ground pins are provided to facilitate maximum system flexibility. Pins 1, 10, 11,

and 20 are internally connected, and each pin must be externally connected to the power system ground in order

to minimize parasitic inductance. A single-point connection between pin 9, logic ground (LGND), and pins 1, 10,

11, and 20, power ground (PGND) must be externally made in a manner that reduces crosstalk between the

logic and load circuits.

The TPIC6259 is characterized for operation over the operating case temperature range of –40°C to 125°C.

更新时间:2025-10-15 11:04:00
供应商 型号 品牌 批号 封装 库存 备注 价格
TI
11+
SOP20
8000
全新原装,绝对正品现货供应
TI
17+
SOP
6200
100%原装正品现货
TI
23+
QFP
5000
原装正品,假一罚十
TI
25+
SOP20
2987
只售原装自家现货!诚信经营!欢迎来电!
TI
25+23+
SOP20
52515
绝对原装正品现货,全新深圳原装进口现货
TI
19+
SOP20
8650
原装正品,现货热卖
TI/德州仪器
2020
SOP20
3300
绝对全新原装现货,欢迎来电查询
TI
20+
SOP20
2960
诚信交易大量库存现货
TI
23+
SOP20
15000
一级代理原装现货
Texas Instruments
24+
20-SOIC
56200
一级代理/放心采购