位置:SN75LVDS84ADGGRG4.A > SN75LVDS84ADGGRG4.A详情

SN75LVDS84ADGGRG4.A中文资料

厂家型号

SN75LVDS84ADGGRG4.A

文件大小

518.96Kbytes

页面数量

22

功能描述

FLATLINK TRANSMITTER

数据手册

下载地址一下载地址二到原厂下载

生产厂商

TI2

SN75LVDS84ADGGRG4.A数据手册规格书PDF详情

21:3 Data Channel Compression at up to

196 Million Bytes per Second Throughput

Suited for SVGA, XGA, or SXGA Data

Transmission From Controller to Display

With Very Low EMI

21 Data Channels Plus Clock In

Low-Voltage TTL Inputs and 3 Data

Channels Plus Clock Out Low-Voltage

Differential Signaling (LVDS) Outputs

Operates From a Single 3.3-V Supply and

89 mW (Typ)

Ultralow-Power 3.3-V CMOS Version of the

SN75LVDS84. Power Consumption About

One Third of the ’LVDS84

Packaged in Thin Shrink Small-Outline

Package (TSSOP) With 20 Mil Terminal

Pitch

Consumes Less Than 0.54 mW When

Disabled

Wide Phase-Lock Input Frequency Range:

31 MHz to 75 MHz

No External Components Required for PLL

Outputs Meet or Exceed the Requirements

of ANSI EIA/TIA-644 Standard

SSC Tracking Capability of 3% Center

Spread at 50-kHz Modulation Frequency

Improved Replacement for SN75LVDS84

and NSC’s DS90CF363A 3-V Device

Available in Q-Temp Automotive

High Reliability Automotive Applications

Configuration Control / Print Support

Qualification to Automotive Standards

description

The SN75LVDS84A and SN65LVDS84AQ FlatLink transmitters contains three 7-bit parallel-load serial-out shift

registers, and four low-voltage differential signaling (LVDS) line drivers in a single integrated circuit. These

functions allow 21 bits of single-ended LVTTL data to be synchronously transmitted over 3 balanced-pair

conductors for receipt by a compatible receiver, such as the SN75LVDS82 or SN75LVDS86/86A.

When transmitting, data bits D0 – D20 are each loaded into registers of the ’LVDS84A upon the falling edge.

The internal PLL is frequency-locked to CLKIN and then used to unload the data registers in 7-bit slices. The

three serial streams and a phase-locked clock (CLKOUT) are then output to LVDS output drivers. The frequency

of CLKOUT is the same as the input clock, CLKIN.

The ’LVDS84A requires no external components and little or no control. The data bus appears the same at the

input to the transmitter and output of the receiver with the data transmission transparent to the user(s). The only

user intervention is the possible use of the shutdown/clear (SHTDN) active-low input to inhibit the clock and shut

off the LVDS output drivers for lower power consumption. A low-level on this signal clears all internal registers

to a low level.

The SN75LVDS84A is characterized for operation over ambient free-air temperatures of 0°C to 70°C. The

SN65LVDS84AQ is characterized for operation over the full Automotive temperature range of –40°C to 125°C.

更新时间:2025-10-16 11:00:00
供应商 型号 品牌 批号 封装 库存 备注 价格
TI/德州仪器
23+
TSSOP48
50000
全新原装正品现货,支持订货
TI/德州仪器
2018+
3500
TI/德州仪器
2022+
3500
原厂原装,假一罚十
TI/德州仪器
2022+
TSSOP-48
8000
只做原装支持实单,有单必成。
TI/德州仪器
NA
275000
一级代理原装正品,价格优势,长期供应!
TI/德州仪器
2023+
TSSOP-48
50000
AI智能識别、工業、汽車、醫療方案LPC批量及配套一站
TI/德州仪器
25+
TSSOP48
54658
百分百原装现货 实单必成
TI
23+
TSSOP
8000
只做原装现货
TI
24+
TSSOP
517
只做原装,欢迎询价,量大价优
TI
25+
TSSOP
517
全新现货