位置:SN74SSTU32864NMJR > SN74SSTU32864NMJR详情
SN74SSTU32864NMJR中文资料
SN74SSTU32864NMJR数据手册规格书PDF详情
Member of the Texas Instruments
Widebus+ Family
Pinout Optimizes DDR-II DIMM PCB Layout
Configurable as 25-Bit 1:1 or 14-Bit 1:2
Registered Buffer
Chip-Select Inputs Gate the Data Outputs
from Changing State and Minimizes System
Power Consumption
Output Edge-Control Circuitry Minimizes
Switching Noise in an Unterminated Line
Supports SSTL_18 Data Inputs
Differential Clock (CLK and CLK) Inputs
Supports LVCMOS Switching Levels on the
Control and RESET Inputs
RESET Input Disables Differential Input
Receivers, Resets All Registers, and
Forces All Outputs Low
Latch-Up Performance Exceeds 100 mA Per
JESD 78, Class II
ESD Protection Exceeds JESD 22
– 5000-V Human-Body Model (A114-A)
– 200-V Machine Model (A115-A)
– 1000-V Charged-Device Model (C101)
description/ordering information
This 25-bit 1:1 or 14-bit 1:2 configurable registered buffer is designed for 1.7-V to 1.9-V VCC operation. In the
1:1 pinout configuration, only one device per DIMM is required to drive nine SDRAM loads. In the 1:2 pinout
configuration, two devices per DIMM are required to drive 18 SDRAM loads.
All inputs are SSTL_18, except the LVCMOS reset (RESET) and LVCMOS control (Cn) inputs. All outputs are
edge-controlled circuits optimized for unterminated DIMM loads and meet SSTL_18 specifications.
The SN74SSTU32864 operates from a differential clock (CLK and CLK). Data are registered at the crossing
of CLK going high and CLK going low.
The C0 input controls the pinout configuration of the 1:2 pinout from register-A configuration (when low) to
register-B configuration (when high). The C1 input controls the pinout configuration from 25-bit 1:1 (when low)
to 14-bit 1:2 (when high). C0 and C1 should not be switched during normal operation. They should be hard-wired
to a valid low or high level to configure the register in the desired mode. In the 25-bit 1:1 pinout configuration,
the A6, D6, and H6 terminals are driven low and should not be used.
The device supports low-power standby operation. When RESET is low, the differential input receivers are
disabled, and undriven (floating) data, clock, and reference voltage (VREF) inputs are allowed. In addition, when
RESET is low, all registers are reset and all outputs are forced low. The LVCMOS RESET and Cn inputs always
must be held at a valid logic high or low level.
The two VREF pins (A3 and T3), are connected together internally by approximately 150 Ω. However, it is
necessary to connect only one of the two VREF pins to the external VREF power supply. An unused VREF pin
should be terminated with a VREF coupling capacitor.
| 供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
|---|---|---|---|---|---|---|---|
TI(德州仪器) |
24+ |
BGA96 |
1612 |
只做原装,提供一站式配单服务,代工代料。BOM配单 |
|||
TI(德州仪器) |
24+ |
BGA96 |
2181 |
原装现货,免费供样,技术支持,原厂对接 |
|||
TI(德州仪器) |
24+ |
NFBGA-96 |
690000 |
代理渠道/支持实单/只做原装 |
|||
Texas Instruments |
25+ |
96-LFBGA |
9350 |
独立分销商 公司只做原装 诚心经营 免费试样正品保证 |
|||
TI/德州仪器 |
25+ |
原厂封装 |
10280 |
原厂授权代理,专注军工、汽车、医疗、工业、新能源! |
|||
TI/德州仪器 |
25+ |
原厂封装 |
10280 |
||||
TI/德州仪器 |
25+ |
原厂封装 |
11000 |
||||
TI/德州仪器 |
25+ |
原厂封装 |
10280 |
||||
TI |
25+ |
BGA |
15000 |
百分百原装正品 真实公司现货库存 本公司只做原装 可 |
|||
TI |
23+ |
BGA96 |
5000 |
原装正品,假一罚十 |
SN74SSTU32864NMJR 资料下载更多...
SN74SSTU32864NMJR相关电子新闻
SN74SSTU32864NMJR原装特价现货出售
SN74SSTU32864NMJR
2022-7-13
SN74SSTU32864NMJR 芯片相关型号
- 1415366-1
- 1808
- MHRJ45SRB-RET-P
- MHRJ45SRB-RET-R
- MHRJ45SRB-RET-W
- MHRJ45SRB-RET-Y.
- PPC5554MVR112
- PPC5554MVR112R2
- PPC5554MVR132
- PPC5554MVR132R2
- PPC5554MVR80
- PPC5554MVR80R2
- PPC5554MZP112
- PPC5554MZP112R2
- SN65HVD12
- SN74SSTU32864NMJR.A
- SRP3012CC
- SRP3012CC-100M
- SRP3012CC-1R0M
- SRP3012CC-1R5M
- SRP3012CC-2R2M
- SRP3012CC-3R3M
- SRP3012CC-4R7M
- T55D157M010C0025
- T55D157M010C0040
- T55D157M016C0015
- T55D157M016C0040
- T55D157M016C0050
- T55D157M6R3C0025
Datasheet数据表PDF页码索引
- P1
- P2
- P3
- P4
- P5
- P6
- P7
- P8
- P9
- P10
- P11
- P12
- P13
- P14
- P15
- P16
- P17
- P18
- P19
- P20
- P21
- P22
- P23
- P24
- P25
- P26
- P27
- P28
- P29
- P30
- P31
- P32
- P33
- P34
- P35
- P36
- P37
- P38
- P39
- P40
- P41
- P42
- P43
- P44
- P45
- P46
- P47
- P48
- P49
- P50
- P51
- P52
- P53
- P54
- P55
- P56
- P57
- P58
- P59
- P60
- P61
- P62
- P63
- P64
- P65
- P66
- P67
- P68
- P69
- P70
- P71
- P72
- P73
- P74
- P75
- P76
- P77
- P78
- P79
- P80
- P81
- P82
- P83
- P84
- P85
- P86
- P87
- P88
- P89
- P90
- P91
- P92
- P93
- P94
- P95
- P96
- P97
- P98
- P99
- P100
- P101
- P102
- P103
- P104
- P105
- P106
- P107
