位置:SN74GTL16616DLR.B > SN74GTL16616DLR.B详情
SN74GTL16616DLR.B中文资料
SN74GTL16616DLR.B数据手册规格书PDF详情
FEATURES
· Member of the Texas Instruments Widebus™
Family
· UBT™ Transceiver Combines D-Type Latches
and D-Type Flip-Flops for Operation in
Transparent, Latched, Clocked, or
Clock-Enabled Modes
· OEC™ Circuitry Improves Signal Integrity and
Reduces Electromagnetic Interference
· GTL Buffered CLKAB Signal (CLKOUT)
· Translates Between GTL/GTL+ Signal Levels
and LVTTL Logic Levels
· Supports Mixed-Mode (3.3 V and 5 V) Signal
Operation on A-Port and Control Inputs
· Equivalent to '16601 Function
· Ioff Supports Partial-Power-Down Mode
Operation
· Bus Hold on Data Inputs Eliminates the Need
for External Pullup/Pulldown Resistors on
A Port
· Distributed VCC and GND Pins Minimize
High-Speed Switching Noise
· Latch-Up Performance Exceeds 100 mA Per
JESD 78, Class II
· ESD Protection Exceeds JESD 22
– 2000-V Human-Body Model (A114-A)
DESCRIPTION/ORDERING INFORMATION
The SN74GTL16616 is a 17-bit UBT™ transceiver that provides LVTTL-to-GTL/GTL+ and GTL/GTL+-to-LVTTL
signal-level translation. Combined D-type flip-flops and D-type latches allow for transparent, latched, clocked,
and clocked-enabled modes of data transfer identical to the '16601 function. Additionally, this device provides for
a copy of CLKAB at GTL/GTL+ signal levels (CLKOUT) and conversion of a GTL/GTL+ clock to LVTTL logic
levels (CLKIN). This device provides an interface between cards operating at LVTTL logic levels and a backplane
operating at GTL/GTL+ signal levels. Higher-speed operation is a direct result of the reduced output swing
(<1 V), reduced input threshold levels, and OEC™ circuitry.
The user has the flexibility of using this device at either GTL (VTT = 1.2 V and VREF = 0.8 V) or the preferred
higher noise margin GTL+ (VTT = 1.5 V and VREF = 1 V) signal levels. GTL+ is the Texas Instruments derivative
of the Gunning Transceiver Logic (GTL) JEDEC standard JESD 8-3. The B port normally operates at GTL or
GTL+ signal levels, while the A-port and control inputs are compatible with LVTTL logic levels and are 5-V
tolerant. VREF is the reference input voltage for the B port. VCC (5 V) supplies the internal and GTL circuitry, while
VCC (3.3 V) supplies the LVTTL output buffers.
Data flow in each direction is controlled by output-enable (OEAB and OEBA), latch-enable (LEAB and LEBA),
and clock (CLKAB and CLKBA) inputs. The clock can be controlled by the clock-enable (CEAB and CEBA)
inputs. For A-to-B data flow, the device operates in the transparent mode when LEAB is high. When LEAB is low,
the A data is latched if CEAB is low and CLKAB is held at a high or low logic level. If LEAB is low, the A-bus data
is stored in the latch/flip-flop on the low-to-high transition of CLKAB if CEAB also is low. When OEAB is low, the
outputs are active. When OEAB is high, the outputs are in the high-impedance state. Data flow for B to A is
similar to that of A to B, but uses OEBA, LEBA, CLKBA, and CEBA.
This device is fully specified for partial-power-down applications using Ioff. The Ioff circuitry disables the outputs,
preventing damaging current backflow through the device when it is powered down.
Active bus-hold circuitry holds unused or undriven LVTTL inputs at a valid logic state. Use of pullup or pulldown
resistors with the bus-hold circuitry is not recommended.
To ensure the high-impedance state during power up or power down, OE should be tied to VCC through a pullup
resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver.
| 供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
|---|---|---|---|---|---|---|---|
TEXAS |
24+ |
TSSOP |
68 |
||||
TEXAS |
24+ |
TSSOP |
5632 |
公司原厂原装现货假一罚十!特价出售!强势库存! |
|||
TI德州仪器 |
22+ |
24000 |
原装正品现货,实单可谈,量大价优 |
||||
TI/德州仪器 |
23+ |
11200 |
原厂授权一级代理、全球订货优势渠道、可提供一站式BO |
||||
Rochester |
25+ |
电联咨询 |
7800 |
公司现货,提供拆样技术支持 |
|||
TEXASINSTRU |
24+ |
原装进口原厂原包接受订货 |
5932 |
原装现货假一罚十 |
|||
TI |
24+/25+ |
2000 |
原装正品现货库存价优 |
||||
TI |
25+23+ |
TSSOP |
36153 |
绝对原装正品全新进口深圳现货 |
|||
TexasInstruments |
18+ |
IC18-BITBUSTXCVR64-TSSOP |
6800 |
公司原装现货/欢迎来电咨询! |
|||
TI |
24+ |
TSOP |
20000 |
全新原厂原装,进口正品现货,正规渠道可含税!! |
SN74GTL16616DLR.B 资料下载更多...
SN74GTL16616DLR.B 芯片相关型号
- 40.31.7.018.0000
- 40.31.7.021.0000
- 40.31.7.024.0000
- 40.31.7.028.0000
- 40.31.7.036.0000
- 40.31.7.048.0000
- 40.31.7.060.0000
- 40.31.7.090.0000
- 40.31.7.110.0000
- 40.31.7.125.0000
- RB158
- SN74GTL16612DGGR
- SN74GTL16612DGGR.B
- SN74GTL16612DL
- SN74GTL16612DL.B
- SN74GTL16616DLR
- SN74GTL16622ADGGR
- SN74GTL16622ADGGR.B
- SN74GTLP1394D
- SN74GTLP1394D.B
- SN74GTLP1394DR
- SN74GTLP1394DR.B
- SN74GTLP21395DW
- SN74GTLPH306DW
- SN74GTLPH306DW.B
- SN74GTLPH306DWR
- SN74GTLPH306DWR.B
- TPSY1560350250
- TPSY156K035#0250
- TPSY156M035#0250
Datasheet数据表PDF页码索引
- P1
- P2
- P3
- P4
- P5
- P6
- P7
- P8
- P9
- P10
- P11
- P12
- P13
- P14
- P15
- P16
- P17
- P18
- P19
- P20
- P21
- P22
- P23
- P24
- P25
- P26
- P27
- P28
- P29
- P30
- P31
- P32
- P33
- P34
- P35
- P36
- P37
- P38
- P39
- P40
- P41
- P42
- P43
- P44
- P45
- P46
- P47
- P48
- P49
- P50
- P51
- P52
- P53
- P54
- P55
- P56
- P57
- P58
- P59
- P60
- P61
- P62
- P63
- P64
- P65
- P66
- P67
- P68
- P69
- P70
- P71
- P72
- P73
- P74
- P75
- P76
- P77
- P78
- P79
- P80
- P81
- P82
- P83
- P84
- P85
- P86
- P87
- P88
- P89
- P90
- P91
- P92
- P93
- P94
- P95
- P96
- P97
- P98
- P99
- P100
- P101
- P102
- P103
- P104
- P105
- P106
