位置:SN74GTL16616DL > SN74GTL16616DL详情

SN74GTL16616DL中文资料

厂家型号

SN74GTL16616DL

文件大小

762.64Kbytes

页面数量

15

功能描述

17-BIT LVTTL-TO-GTL/GTL UNIVERSAL BUS TRANSCEIVER WITH BUFFERED CLOCK OUTPUTS

总线收发器 17-Bit LVTTL-To-GTL/ GT=+ Univ Bus Trncvr

数据手册

原厂下载下载地址一下载地址二到原厂下载

生产厂商

TI2

SN74GTL16616DL数据手册规格书PDF详情

FEATURES

· Member of the Texas Instruments Widebus™

Family

· UBT™ Transceiver Combines D-Type Latches

and D-Type Flip-Flops for Operation in

Transparent, Latched, Clocked, or

Clock-Enabled Modes

· OEC™ Circuitry Improves Signal Integrity and

Reduces Electromagnetic Interference

· GTL Buffered CLKAB Signal (CLKOUT)

· Translates Between GTL/GTL+ Signal Levels

and LVTTL Logic Levels

· Supports Mixed-Mode (3.3 V and 5 V) Signal

Operation on A-Port and Control Inputs

· Equivalent to '16601 Function

· Ioff Supports Partial-Power-Down Mode

Operation

· Bus Hold on Data Inputs Eliminates the Need

for External Pullup/Pulldown Resistors on

A Port

· Distributed VCC and GND Pins Minimize

High-Speed Switching Noise

· Latch-Up Performance Exceeds 100 mA Per

JESD 78, Class II

· ESD Protection Exceeds JESD 22

– 2000-V Human-Body Model (A114-A)

DESCRIPTION/ORDERING INFORMATION

The SN74GTL16616 is a 17-bit UBT™ transceiver that provides LVTTL-to-GTL/GTL+ and GTL/GTL+-to-LVTTL

signal-level translation. Combined D-type flip-flops and D-type latches allow for transparent, latched, clocked,

and clocked-enabled modes of data transfer identical to the '16601 function. Additionally, this device provides for

a copy of CLKAB at GTL/GTL+ signal levels (CLKOUT) and conversion of a GTL/GTL+ clock to LVTTL logic

levels (CLKIN). This device provides an interface between cards operating at LVTTL logic levels and a backplane

operating at GTL/GTL+ signal levels. Higher-speed operation is a direct result of the reduced output swing

(<1 V), reduced input threshold levels, and OEC™ circuitry.

The user has the flexibility of using this device at either GTL (VTT = 1.2 V and VREF = 0.8 V) or the preferred

higher noise margin GTL+ (VTT = 1.5 V and VREF = 1 V) signal levels. GTL+ is the Texas Instruments derivative

of the Gunning Transceiver Logic (GTL) JEDEC standard JESD 8-3. The B port normally operates at GTL or

GTL+ signal levels, while the A-port and control inputs are compatible with LVTTL logic levels and are 5-V

tolerant. VREF is the reference input voltage for the B port. VCC (5 V) supplies the internal and GTL circuitry, while

VCC (3.3 V) supplies the LVTTL output buffers.

Data flow in each direction is controlled by output-enable (OEAB and OEBA), latch-enable (LEAB and LEBA),

and clock (CLKAB and CLKBA) inputs. The clock can be controlled by the clock-enable (CEAB and CEBA)

inputs. For A-to-B data flow, the device operates in the transparent mode when LEAB is high. When LEAB is low,

the A data is latched if CEAB is low and CLKAB is held at a high or low logic level. If LEAB is low, the A-bus data

is stored in the latch/flip-flop on the low-to-high transition of CLKAB if CEAB also is low. When OEAB is low, the

outputs are active. When OEAB is high, the outputs are in the high-impedance state. Data flow for B to A is

similar to that of A to B, but uses OEBA, LEBA, CLKBA, and CEBA.

This device is fully specified for partial-power-down applications using Ioff. The Ioff circuitry disables the outputs,

preventing damaging current backflow through the device when it is powered down.

Active bus-hold circuitry holds unused or undriven LVTTL inputs at a valid logic state. Use of pullup or pulldown

resistors with the bus-hold circuitry is not recommended.

To ensure the high-impedance state during power up or power down, OE should be tied to VCC through a pullup

resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver.

SN74GTL16616DL产品属性

  • 类型

    描述

  • 型号

    SN74GTL16616DL

  • 功能描述

    总线收发器 17-Bit LVTTL-To-GTL/ GT=+ Univ Bus Trncvr

  • RoHS

  • 制造商

    Fairchild Semiconductor

  • 逻辑类型

    CMOS

  • 逻辑系列

    74VCX

  • 每芯片的通道数量

    16

  • 输入电平

    CMOS

  • 输出电平

    CMOS

  • 输出类型

    3-State

  • 高电平输出电流

    - 24 mA

  • 低电平输出电流

    24 mA

  • 传播延迟时间

    6.2 ns

  • 电源电压-最大

    2.7 V, 3.6 V

  • 电源电压-最小

    1.65 V, 2.3 V

  • 最大工作温度

    + 85 C

  • 封装/箱体

    TSSOP-48

  • 封装

    Reel

更新时间:2025-10-31 23:00:00
供应商 型号 品牌 批号 封装 库存 备注 价格
TI(德州仪器)
24+
SSOP56300mil
1612
只做原装,提供一站式配单服务,代工代料。BOM配单
TI
24+
SSOP56
174
TI
2016+
SSOP
6000
只做原装,假一罚十,公司可开17%增值税发票!
Texas Instruments
24+
56-SSOP
65300
一级代理/放心采购
TI
25+
SSOP-56
1001
就找我吧!--邀您体验愉快问购元件!
TI/德州仪器
23+
SSOP
50000
全新原装正品现货,支持订货
TI
22+
56SSOP
9000
原厂渠道,现货配单
TI/德州仪器
23+
NA
829
电子元器件供应原装现货. 优质独立分销。原厂核心渠道
SN74GTL16616DL
25+
1000
1000
TI/德州仪器
22+
N/A
12245
现货,原厂原装假一罚十!

SN74GTL16616DLR 价格

参考价格:¥66.9706

型号:SN74GTL16616DLR 品牌:TI 备注:这里有SN74GTL16616DL多少钱,2025年最近7天走势,今日出价,今日竞价,SN74GTL16616DL批发/采购报价,SN74GTL16616DL行情走势销售排排榜,SN74GTL16616DL报价。