位置:SN74F161ANSR.A > SN74F161ANSR.A详情

SN74F161ANSR.A中文资料

厂家型号

SN74F161ANSR.A

文件大小

625.09Kbytes

页面数量

20

功能描述

SYNCHRONOUS 4-BIT BINARY COUNTER

数据手册

下载地址一下载地址二到原厂下载

生产厂商

TI2

SN74F161ANSR.A数据手册规格书PDF详情

Internal Look-Ahead Circuitry for Fast

Counting

Carry Output for N-Bit Cascading

Fully Synchronous Operation for Counting

description

This synchronous, presettable, 4-bit binary

counter has internal carry look-ahead circuitry

for use in high-speed counting designs.

Synchronous operation is provided by having all

flip-flops clocked simultaneously so that the

outputs change coincident with each other when

so instructed by the count-enable (ENP, ENT) inputs and internal gating. This mode of operation eliminates the

output counting spikes that are normally associated with asynchronous (ripple-clock) counters. However,

counting spikes can occur on the ripple-carry (RCO) output. A buffered clock (CLK) input triggers the four

flip-flops on the rising (positive-going) edge of CLK.

This counter is fully programmable. That is, it can be preset to any number between 0 and 15. Because

presetting is synchronous, a low logic level at the load (LOAD) input disables the counter and causes the outputs

to agree with the setup data after the next clock pulse, regardless of the levels of ENP and ENT.

The clear function is asynchronous, and a low logic level at the clear (CLR) input sets all four of the flip-flop

outputs to low, regardless of the levels of CLK, LOAD, ENP, and ENT.

The carry look-ahead circuitry provides for cascading counters for n-bit synchronous applications, without

additional gating. This function is implemented by the ENP and ENT inputs and an RCO output. Both ENP and

ENT must be high to count, and ENT is fed forward to enable RCO. RCO, thus enabled, produces a

high-logic-level pulse while the count is 15 (HHHH). The high-logic-level overflow ripple-carry pulse can be used

to enable successive cascaded stages. Transitions at ENP or ENT are allowed, regardless of the level of CLK.

The SN74F161A features a fully independent clock circuit. Changes at ENP, ENT, or LOAD that modify the

operating mode have no effect on the contents of the counter until clocking occurs. The function of the counter

(whether enabled, disabled, loading, or counting) is dictated solely by the conditions meeting the setup and hold

times.

更新时间:2025-10-14 14:02:00
供应商 型号 品牌 批号 封装 库存 备注 价格
TI
25+
SOP-16
42
全新现货
TI
三年内
1983
只做原装正品
MOT
23+
18/DIP
5000
原装正品,假一罚十
TI
24+
DIP
5000
原装现货假一罚十
TI/德州仪器
24+
DIP
136
只供应原装正品 欢迎询价
MOT
23+
1296
62544
公司原装现货!主营品牌!可含税欢迎查询
24+
3000
自己现货
SN74F162AN
13
13
PHI
23+
DIP
11200
原厂授权一级代理、全球订货优势渠道、可提供一站式BO
TI(德州仪器)
24+
-
690000
代理渠道/支持实单/只做原装