位置:SN74F161AN > SN74F161AN详情

SN74F161AN中文资料

厂家型号

SN74F161AN

文件大小

625.09Kbytes

页面数量

20

功能描述

SYNCHRONOUS 4-BIT BINARY COUNTER

数据手册

原厂下载下载地址一下载地址二到原厂下载

生产厂商

TI2

SN74F161AN数据手册规格书PDF详情

Internal Look-Ahead Circuitry for Fast

Counting

Carry Output for N-Bit Cascading

Fully Synchronous Operation for Counting

description

This synchronous, presettable, 4-bit binary

counter has internal carry look-ahead circuitry

for use in high-speed counting designs.

Synchronous operation is provided by having all

flip-flops clocked simultaneously so that the

outputs change coincident with each other when

so instructed by the count-enable (ENP, ENT) inputs and internal gating. This mode of operation eliminates the

output counting spikes that are normally associated with asynchronous (ripple-clock) counters. However,

counting spikes can occur on the ripple-carry (RCO) output. A buffered clock (CLK) input triggers the four

flip-flops on the rising (positive-going) edge of CLK.

This counter is fully programmable. That is, it can be preset to any number between 0 and 15. Because

presetting is synchronous, a low logic level at the load (LOAD) input disables the counter and causes the outputs

to agree with the setup data after the next clock pulse, regardless of the levels of ENP and ENT.

The clear function is asynchronous, and a low logic level at the clear (CLR) input sets all four of the flip-flop

outputs to low, regardless of the levels of CLK, LOAD, ENP, and ENT.

The carry look-ahead circuitry provides for cascading counters for n-bit synchronous applications, without

additional gating. This function is implemented by the ENP and ENT inputs and an RCO output. Both ENP and

ENT must be high to count, and ENT is fed forward to enable RCO. RCO, thus enabled, produces a

high-logic-level pulse while the count is 15 (HHHH). The high-logic-level overflow ripple-carry pulse can be used

to enable successive cascaded stages. Transitions at ENP or ENT are allowed, regardless of the level of CLK.

The SN74F161A features a fully independent clock circuit. Changes at ENP, ENT, or LOAD that modify the

operating mode have no effect on the contents of the counter until clocking occurs. The function of the counter

(whether enabled, disabled, loading, or counting) is dictated solely by the conditions meeting the setup and hold

times.

更新时间:2025-10-13 23:00:00
供应商 型号 品牌 批号 封装 库存 备注 价格
TI(德州仪器)
24+
PDIP16
924
只做原装,提供一站式配单服务,代工代料。BOM配单
TI
25+
DIP-16
15
百分百原装正品 真实公司现货库存 本公司只做原装 可
TI
2016+
DIP16
9000
只做原装,假一罚十,公司可开17%增值税发票!
TEXASINSTRU
24+
7860
原装现货假一罚十
TI
25+
可控硅模块
18000
原厂直接发货进口原装
TI
24+/25+
1000
原装正品现货库存价优
TI
24+
3000
自己现货
TI
23+
DIP
5000
原装正品,假一罚十
TEXASINSTRUMENTS
23+
NA
7218
专做原装正品,假一罚百!
TI
16+
PDIP
10000
原装正品

SN74F161ANSR 价格

参考价格:¥1.5790

型号:SN74F161ANSR 品牌:TI 备注:这里有SN74F161AN多少钱,2025年最近7天走势,今日出价,今日竞价,SN74F161AN批发/采购报价,SN74F161AN行情走势销售排排榜,SN74F161AN报价。