位置:SN74ALVCH16601 > SN74ALVCH16601详情

SN74ALVCH16601中文资料

厂家型号

SN74ALVCH16601

文件大小

590.25Kbytes

页面数量

18

功能描述

18-BIT UNIVERSAL BUS TRANSCEIVER WITH 3-STATE OUTPUTS

通用总线函数 18bit Univ Bus

数据手册

原厂下载下载地址一下载地址二到原厂下载

生产厂商

TI2

SN74ALVCH16601数据手册规格书PDF详情

FEATURES

· Member of the Texas Instruments Widebus™

Family

· UBT™ (Universal Bus Transceiver) Combines

D-Type Latches and D-Type Flip-Flops for

Operation in Transparent, Latched, Clocked,

or Clock-Enabled Modes

· EPIC™ (Enhanced-Performance Implanted

CMOS) Submicron Process

· ESD Protection Exceeds 2000 V Per

MIL-STD-883, Method 3015; Exceeds 200 V

Using Machine Model (C = 200 pF, R = 0)

· Latch-Up Performance Exceeds 250 mA Per

JESD 17

· Bus Hold on Data Inputs Eliminates the Need

for External Pullup/Pulldown Resistors

· Package Options Include Plastic 300-mil

Shrink Small-Outline (DL) and Thin Shrink

Small-Outline (DGG) Packages

DESCRIPTION

This 18-bit universal bus transceiver is designed for

1.65-V to 3.6-V VCC operation.

The SN74ALVCH16601 combines D-type latches and

D-type flip-flops to allow data flow in transparent,

latched, and clocked modes.

Data flow in each direction is controlled by

output-enable (OEAB and OEBA), latch-enable

(LEAB and LEBA), and clock (CLKAB and CLKBA)

inputs. The clock can be controlled by the

clock-enable (CLKENAB and CLKENBA) inputs. For

A-to-B data flow, the device operates in the

transparent mode when LEAB is high. When LEAB is

low, the A data is latched if CLKAB is held at a high

or low logic level. If LEAB is low, the A data is stored

in the latch/flip-flop on the low-to-high transition of

CLKAB. Output enable OEAB is active low. When

OEAB is low, the outputs are active. When OEAB is

high, the outputs are in the high-impedance state.

Data flow for B to A is similar to that of A to B, but uses OEBA, LEBA, CLKBA, and CLKENBA.

To ensure the high-impedance state during power up or power down, OE should be tied to VCC through a pullup

resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver.

Active bus-hold circuitry is provided to hold unused or floating data inputs at a valid logic level.

The SN74ALVCH16601 is characterized for operation from -40°C to 85°C.

SN74ALVCH16601产品属性

  • 类型

    描述

  • 型号

    SN74ALVCH16601

  • 功能描述

    通用总线函数 18bit Univ Bus

  • RoHS

  • 制造商

    Texas Instruments

  • 逻辑类型

    CMOS

  • 逻辑系列

    74VMEH

  • 电路数量

    1

  • 传播延迟时间

    10.1 ns

  • 电源电压-最大

    3.45 V

  • 电源电压-最小

    3.15 V

  • 最大工作温度

    + 85 C

  • 最小工作温度

    0 C

  • 封装/箱体

    TSSOP-48

  • 封装

    Reel

更新时间:2025-10-6 9:06:00
供应商 型号 品牌 批号 封装 库存 备注 价格
24+
SOP-8
6000
美国德州仪器TEXASINSTRUMENTS原厂代理辉华拓展内地现
TI/德州仪器
23+
TSSOP
98900
原厂原装正品现货!!
TI(德州仪器)
24+
TSSOP566
2317
只做原装,提供一站式配单服务,代工代料。BOM配单
TI
24+
SSOP|56
451000
免费送样原盒原包现货一手渠道联系
TEXAS
25+
TSSOP
2659
原装正品!公司现货!欢迎来电洽谈!
TI/德州仪器
23+
TSSOP56
50000
全新原装正品现货,支持订货
TI德州仪器
22+
24000
原装正品现货,实单可谈,量大价优
TI/德州仪器
24+
NA/
199
优势代理渠道,原装正品,可全系列订货开增值税票
ADI
23+
TSSOP56
8000
只做原装现货
ADI
23+
TSSOP56
7000

SN74ALVCH16601DLR 价格

参考价格:¥10.3121

型号:SN74ALVCH16601DLR 品牌:TI 备注:这里有SN74ALVCH16601多少钱,2025年最近7天走势,今日出价,今日竞价,SN74ALVCH16601批发/采购报价,SN74ALVCH16601行情走势销售排排榜,SN74ALVCH16601报价。