位置:SN74ABT18652PMG4.B > SN74ABT18652PMG4.B详情

SN74ABT18652PMG4.B中文资料

厂家型号

SN74ABT18652PMG4.B

文件大小

438.5Kbytes

页面数量

16

功能描述

SCAN TEST DEVICE WITH 18-BIT TRANSCEIVER AND REGISTER

数据手册

下载地址一下载地址二到原厂下载

生产厂商

TI2

SN74ABT18652PMG4.B数据手册规格书PDF详情

Member of the Texas Instruments

Widebus Family

Compatible With IEEE Std 1149.1-1990

(JTAG) Test Access Port and

Boundary-Scan Architecture

Includes D-Type Flip-Flops and Control

Circuitry to Provide Multiplexed

Transmission of Stored and Real-Time Data

Two Boundary-Scan Cells Per I/O for

Greater Flexibility

SCOPE Instruction Set

– IEEE Std 1149.1-1990 Required

Instructions, Optional INTEST, and

P1149.1A CLAMP and HIGHZ

– Parallel Signature Analysis at Inputs

With Masking Option

– Pseudorandom Pattern Generation From

Outputs

– Sample Inputs/Toggle Outputs

– Binary Count From Outputs

– Device Identification

– Even-Parity Opcodes

description (continued)

In the normal mode, this device is an 18-bit bus transceiver and register that allows for multiplexed transmission

of data directly from the input bus or from the internal registers. It can be used either as two 9-bit transceivers

or one 18-bit transceiver. The test circuitry can be activated by the TAP to take snapshot samples of the data

appearing at the device pins or to perform a self-test on the boundary test cells. Activating the TAP in the normal

mode does not affect the functional operation of the SCOPE bus transceivers and registers.

Data flow in each direction is controlled by clock (CLKAB and CLKBA), select (SAB and SBA), and

output-enable (OEAB and OEBA) inputs. For A-to-B data flow, data on the A bus is clocked into the associated

registers on the low-to-high transition of CLKAB. When SAB is low, real-time A data is selected for presentation

to the B bus (transparent mode). When SAB is high, stored A data is selected for presentation to the B bus

(registered mode). When OEAB is high, the B outputs are active. When OEAB is low, the B outputs are in the

high-impedance state. Control for B-to-A data flow is similar to that for A-to-B data flow but uses CLKBA, SBA,

and OEBA inputs. Since the OEBA input is active-low, the A outputs are active when OEBA is low and are in

the high-impedance state when OEBA is high. Figure 1 illustrates the four fundamental bus-management

functions that can be performed with the SN74ABT18652.

In the test mode, the normal operation of the SCOPE bus transceivers and registers is inhibited, and the test

circuitry is enabled to observe and control the I/O boundary of the device. When enabled, the test circuitry can

perform boundary scan test operations according to the protocol described in IEEE Std 1149.1-1990.

Four dedicated test pins are used to observe and control the operation of the test circuitry: test data input (TDI),

test data output (TDO), test mode select (TMS), and test clock (TCK). Additionally, the test circuitry can perform

other testing functions, such as parallel signature analysis on data inputs and pseudorandom pattern generation

from data outputs. All testing and scan operations are synchronized to the TAP interface.

Additional flexibility is provided in the test mode through the use of two boundary scan cells (BSCs) for each

I/O pin. This allows independent test data to be captured and forced at either bus (A or B). A PSA/COUNT

instruction is also included to ease the testing of memories and other circuits where a binary count addressing

scheme is useful.

更新时间:2025-11-24 9:09:00
供应商 型号 品牌 批号 封装 库存 备注 价格
TI
25+
SSOP56
4500
全新原装、诚信经营、公司现货销售!
24+
3000
自己现货
TI
25+
SOP-20
18000
原厂直接发货进口原装
TI
23+
36/SSOP
5000
原装正品,假一罚十
TI德州仪器
22+
24000
原装正品现货,实单可谈,量大价优
TI
23+
36/SSOP
24762
公司原装现货!主营品牌!可含税欢迎查询
TexasInstruments
23+
NA
256
专做原装正品,假一罚百!
TI
24+
SSOP
6868
原装现货,可开13%税票
TI
25+
SSOP
1608
全新现货
Rochester
25+
电联咨询
7800
公司现货,提供拆样技术支持