位置:SN74ABT16657DL.B > SN74ABT16657DL.B详情

SN74ABT16657DL.B中文资料

厂家型号

SN74ABT16657DL.B

文件大小

278.78Kbytes

页面数量

13

功能描述

16-BIT TRANSCEIVERS WITH PARITY GENERATORS/CHECKERS AND 3-STATE OUTPUTS

数据手册

下载地址一下载地址二到原厂下载

生产厂商

TI2

SN74ABT16657DL.B数据手册规格书PDF详情

Members of the Texas Instruments

WidebusE Family

State-of-the-Art EPIC-IIBE BiCMOS Design

Significantly Reduces Power Dissipation

Latch-Up Performance Exceeds 500 mA Per

JEDEC Standard JESD-17

Typical VOLP (Output Ground Bounce) < 1 V

at VCC = 5 V, TA = 25°C

Distributed VCC and GND Pin Configuration

Minimizes High-Speed Switching Noise

Flow-Through Architecture Optimizes PCB

Layout

High-Drive Outputs (–32-mA IOH, 64-mA IOL)

Package Options Include Plastic 300-mil

Shrink Small-Outline (DL) and Thin Shrink

Small-Outline (DGG) Packages and 380-mil

Fine-Pitch Ceramic Flat (WD) Package

Using 25-mil Center-to-Center Spacings

description

The ’ABT16657 contain two noninverting octal

transceiver sections with separate parity

generator/checker circuits and control signals.

For either section, the transmit/receive (1T/R or

2T/R) input determines the direction of data flow.

When 1T/R (or 2T/R) is high, data flows from the

1A (or 2A) port to the 1B (or 2B) port (transmit

mode); when 1T/R (or 2T/R) is low, data flows

from the 1B (or 2B) port to the 1A (or 2A) port

(receive mode). When the output-enable (1OE or

2OE) input is high, both the 1A (or 2A) and 1B (or

2B) ports are in the high-impedance state.

Odd or even parity is selected by a logic high or low level, respectively, on the 1ODD/EVEN (or 2ODD/EVEN)

input. 1PARITY (or 2PARITY) carries the parity bit value; it is an output from the parity generator/checker in the

transmit mode and an input to the parity generator/checker in the receive mode.

In the transmit mode, after the 1A (or 2A) bus is polled to determine the number of high bits, 1PARITY (or

2PARITY) is set to the logic level that maintains the parity sense selected by the level at the 1ODD/EVEN (or

2ODD/EVEN) input. For example, if 1ODD/EVEN is low (even parity selected) and there are five high bits on

the 1A bus, then 1PARITY is set to the logic high level so that an even number of the nine total bits (eight 1A-bus

bits plus parity bit) are high.

更新时间:2025-10-31 15:14:00
供应商 型号 品牌 批号 封装 库存 备注 价格
TexasInstruments
18+
ICBUSTRANSCVR16BIT56SSOP
6800
公司原装现货/欢迎来电咨询!
TEXASINSTRU
24+
原封装
1000
原装现货假一罚十
TI
24+
TSSOP56
399
TI
25+
4500
百分百原装正品 真实公司现货库存 本公司只做原装 可
TI
16+
SSOP
10000
原装正品
TI
24+
SSOP56
20000
全新原厂原装,进口正品现货,正规渠道可含税!!
TI
20+
330
全新现货热卖中欢迎查询
TI
20+
SSOP-567.2mm
2960
诚信交易大量库存现货
Texas Instruments
24+
56-SSOP
65200
一级代理/放心采购
TI
25+
SSOP-56
3854
就找我吧!--邀您体验愉快问购元件!