位置:SN74ABT16657 > SN74ABT16657详情

SN74ABT16657中文资料

厂家型号

SN74ABT16657

文件大小

278.78Kbytes

页面数量

13

功能描述

16-BIT TRANSCEIVERS WITH PARITY GENERATORS/CHECKERS AND 3-STATE OUTPUTS

数据手册

原厂下载下载地址一下载地址二到原厂下载

生产厂商

TI2

SN74ABT16657数据手册规格书PDF详情

Members of the Texas Instruments

WidebusE Family

State-of-the-Art EPIC-IIBE BiCMOS Design

Significantly Reduces Power Dissipation

Latch-Up Performance Exceeds 500 mA Per

JEDEC Standard JESD-17

Typical VOLP (Output Ground Bounce) < 1 V

at VCC = 5 V, TA = 25°C

Distributed VCC and GND Pin Configuration

Minimizes High-Speed Switching Noise

Flow-Through Architecture Optimizes PCB

Layout

High-Drive Outputs (–32-mA IOH, 64-mA IOL)

Package Options Include Plastic 300-mil

Shrink Small-Outline (DL) and Thin Shrink

Small-Outline (DGG) Packages and 380-mil

Fine-Pitch Ceramic Flat (WD) Package

Using 25-mil Center-to-Center Spacings

description

The ’ABT16657 contain two noninverting octal

transceiver sections with separate parity

generator/checker circuits and control signals.

For either section, the transmit/receive (1T/R or

2T/R) input determines the direction of data flow.

When 1T/R (or 2T/R) is high, data flows from the

1A (or 2A) port to the 1B (or 2B) port (transmit

mode); when 1T/R (or 2T/R) is low, data flows

from the 1B (or 2B) port to the 1A (or 2A) port

(receive mode). When the output-enable (1OE or

2OE) input is high, both the 1A (or 2A) and 1B (or

2B) ports are in the high-impedance state.

Odd or even parity is selected by a logic high or low level, respectively, on the 1ODD/EVEN (or 2ODD/EVEN)

input. 1PARITY (or 2PARITY) carries the parity bit value; it is an output from the parity generator/checker in the

transmit mode and an input to the parity generator/checker in the receive mode.

In the transmit mode, after the 1A (or 2A) bus is polled to determine the number of high bits, 1PARITY (or

2PARITY) is set to the logic level that maintains the parity sense selected by the level at the 1ODD/EVEN (or

2ODD/EVEN) input. For example, if 1ODD/EVEN is low (even parity selected) and there are five high bits on

the 1A bus, then 1PARITY is set to the logic high level so that an even number of the nine total bits (eight 1A-bus

bits plus parity bit) are high.

SN74ABT16657产品属性

  • 类型

    描述

  • 型号

    SN74ABT16657

  • 制造商

    TI

  • 制造商全称

    Texas Instruments

  • 功能描述

    16-BIT TRANSCEIVERS WITH PARITY GENERATORS/CHECKERS AND 3-STATE OUTPUTS

更新时间:2025-10-31 23:00:00
供应商 型号 品牌 批号 封装 库存 备注 价格
TI(德州仪器)
24+
SSOP56
1612
只做原装,提供一站式配单服务,代工代料。BOM配单
TI
24+
SMD
3000
自己现货
TMS
05+
SOIC
1000
全新原装 绝对有货
TI
97
SSOP
60
原装现货海量库存欢迎咨询
TI
25+
RSSOP
2987
只售原装自家现货!诚信经营!欢迎来电!
TI德州仪器
22+
24000
原装正品现货,实单可谈,量大价优
TI
24+
SSOP
37500
原装正品现货,价格有优势!
TEXASINSTRU
24+
原封装
1000
原装现货假一罚十
TI
06+
SSOP
2255
全新原装进口自己库存优势
TI
25+
SSOP56
18000
原厂直接发货进口原装

SN74ABT16657DLR 价格

参考价格:¥18.2997

型号:SN74ABT16657DLR 品牌:TI 备注:这里有SN74ABT16657多少钱,2025年最近7天走势,今日出价,今日竞价,SN74ABT16657批发/采购报价,SN74ABT16657行情走势销售排排榜,SN74ABT16657报价。