位置:SN65LVDS96DGG > SN65LVDS96DGG详情

SN65LVDS96DGG中文资料

厂家型号

SN65LVDS96DGG

文件大小

452.1Kbytes

页面数量

22

功能描述

LVDS SERDES RECEIVER

LVDS 接口集成电路 Serdes Receiver

数据手册

原厂下载下载地址一下载地址二到原厂下载

生产厂商

TI2

SN65LVDS96DGG数据手册规格书PDF详情

FEATURES

· 3:21 Data Channel Compression at up to

1.428 Gigabits/s Throughput

· Suited for Point-to-Point Subsystem

Communication With Very Low EMI

· 3 Data Channels and Clock Low-Voltage

Differential Channels in and 21 Data and

Clock Low-Voltage TTL Channels Out

· Operates From a Single 3.3-V Supply and 250

mW (Typ)

· 5-V Tolerant SHTDN Input

· Rising Clock Edge Triggered Outputs

· Bus Pins Tolerate 4-kV HBM ESD

· Packaged in Thin Shrink Small-Outline

Package With 20 Mil Terminal Pitch

· Consumes <1 mW When Disabled

· Wide Phase-Lock Input Frequency Range

20 MHz to 68 MHz

· No External Components Required for PLL

· Inputs Meet or Exceed the Requirements of

ANSI EIA/TIA-644 Standard

· Industrial Temperature Qualified

TA = –40°C to 85°C

· Replacement for the DS90CR216

DESCRIPTION

The SN65LVDS96 LVDS serdes (serializer/deserializer) receiver contains three serial-in 7-bit parallel-out shift

registers, a 7´ clock synthesizer, and four low-voltage differential signaling (LVDS) line receivers in a single

integrated circuit. These functions allow receipt of synchronous data from a compatible transmitter, such asthe

SN65LVDS95, over four balanced-pair conductors and expansion to 21 bits of single-ended LVTTL synchronous

data at a lower transfer rate.

When receiving, the high-speed LVDS data is received and loaded into registers at the rate of seven times the

LVDS input clock (CLKIN). The data is then unloaded to a 21-bit wide LVTTL parallel bus at the CLKIN rate. A

phase-locked loop clock synthesizer circuit generates a 7´ clock for internal clocking and an output clock for the

expanded data. The SN65LVDS96 presents valid data on the rising edge of the output clock (CLKOUT).

The SN65LVDS96 requires only four line termination resistors for the differential inputs and little or no control.

The data bus appears the same at the input to the transmitter and output of the receiver with data transmission

transparent to the user(s). The only user intervention is the possible use of the shutdown/clear (SHTDN)

active-low input to inhibit the clock and shut off the LVDS receivers for lower power consumption. A low level on

this signal clears all internal registers to a low level.

The SN65LVDS96 is characterized for operation over ambient air temperatures of –40°C to 85°C.

SN65LVDS96DGG产品属性

  • 类型

    描述

  • 型号

    SN65LVDS96DGG

  • 功能描述

    LVDS 接口集成电路 Serdes Receiver

  • RoHS

  • 制造商

    Texas Instruments

  • 激励器数量

    4

  • 接收机数量

    4

  • 数据速率

    155.5 Mbps

  • 工作电源电压

    5 V

  • 最大功率耗散

    1025 mW

  • 最大工作温度

    + 85 C

  • 封装/箱体

    SOIC-16 Narrow

  • 封装

    Reel

更新时间:2025-11-3 10:33:00
供应商 型号 品牌 批号 封装 库存 备注 价格
TEXAS INSTRUMENTS
23+
SOP14
9600
全新原装正品!一手货源价格优势!
TI
24+
TSSOP
5630
TI一级代理原厂授权渠道实单支持
Texas Instruments
25+
TSSOP
18000
TI优势渠道,大量原装库存现货,交期快,欢迎询价。
TI
2021+
TSSOP
6800
原厂原装,欢迎咨询
TI(德州仪器)
24+
TSSOP-48-6
9203
支持大陆交货,美金交易。原装现货库存。
TI
24+
TSSOP
26200
原装现货,诚信经营!
TI/德州仪器
25+
原厂封装
10280
原厂授权一级代理,专注军工、汽车、医疗、工业、新能源、电力!
TI/德州仪器
25+
TSSOP48
7393
原装优势公司现货!
TI
2016+
TSSOP
3000
主营TI,绝对原装,假一赔十,可开17%增值税发票!
24+
TSSOP-48
46

SN65LVDS96DGGR 价格

参考价格:¥33.6438

型号:SN65LVDS96DGGR 品牌:Texas Instruments 备注:这里有SN65LVDS96DGG多少钱,2025年最近7天走势,今日出价,今日竞价,SN65LVDS96DGG批发/采购报价,SN65LVDS96DGG行情走势销售排排榜,SN65LVDS96DGG报价。