位置:SN65LVDS96DGG.B > SN65LVDS96DGG.B详情

SN65LVDS96DGG.B中文资料

厂家型号

SN65LVDS96DGG.B

文件大小

452.1Kbytes

页面数量

22

功能描述

LVDS SERDES RECEIVER

数据手册

下载地址一下载地址二到原厂下载

简称

TI2德州仪器

生产厂商

Texas Instruments

中文名称

美国德州仪器公司官网

LOGO

SN65LVDS96DGG.B数据手册规格书PDF详情

FEATURES

· 3:21 Data Channel Compression at up to

1.428 Gigabits/s Throughput

· Suited for Point-to-Point Subsystem

Communication With Very Low EMI

· 3 Data Channels and Clock Low-Voltage

Differential Channels in and 21 Data and

Clock Low-Voltage TTL Channels Out

· Operates From a Single 3.3-V Supply and 250

mW (Typ)

· 5-V Tolerant SHTDN Input

· Rising Clock Edge Triggered Outputs

· Bus Pins Tolerate 4-kV HBM ESD

· Packaged in Thin Shrink Small-Outline

Package With 20 Mil Terminal Pitch

· Consumes <1 mW When Disabled

· Wide Phase-Lock Input Frequency Range

20 MHz to 68 MHz

· No External Components Required for PLL

· Inputs Meet or Exceed the Requirements of

ANSI EIA/TIA-644 Standard

· Industrial Temperature Qualified

TA = –40°C to 85°C

· Replacement for the DS90CR216

DESCRIPTION

The SN65LVDS96 LVDS serdes (serializer/deserializer) receiver contains three serial-in 7-bit parallel-out shift

registers, a 7´ clock synthesizer, and four low-voltage differential signaling (LVDS) line receivers in a single

integrated circuit. These functions allow receipt of synchronous data from a compatible transmitter, such asthe

SN65LVDS95, over four balanced-pair conductors and expansion to 21 bits of single-ended LVTTL synchronous

data at a lower transfer rate.

When receiving, the high-speed LVDS data is received and loaded into registers at the rate of seven times the

LVDS input clock (CLKIN). The data is then unloaded to a 21-bit wide LVTTL parallel bus at the CLKIN rate. A

phase-locked loop clock synthesizer circuit generates a 7´ clock for internal clocking and an output clock for the

expanded data. The SN65LVDS96 presents valid data on the rising edge of the output clock (CLKOUT).

The SN65LVDS96 requires only four line termination resistors for the differential inputs and little or no control.

The data bus appears the same at the input to the transmitter and output of the receiver with data transmission

transparent to the user(s). The only user intervention is the possible use of the shutdown/clear (SHTDN)

active-low input to inhibit the clock and shut off the LVDS receivers for lower power consumption. A low level on

this signal clears all internal registers to a low level.

The SN65LVDS96 is characterized for operation over ambient air temperatures of –40°C to 85°C.

更新时间:2025-7-19 14:01:00
供应商 型号 品牌 批号 封装 库存 备注 价格
TI/TEXAS
23+
原厂封装
8931
TexasInstruments
18+
ICLVDSSERDESRECEIVER48-T
6800
公司原装现货/欢迎来电咨询!
Texas Instruments
24+
48-TSSOP
56200
一级代理/放心采购
TI
20+
SSOP-48
80
就找我吧!--邀您体验愉快问购元件!
Texas Instruments(德州仪器)
22+
NA
500000
万三科技,秉承原装,购芯无忧
TI
23+
N/A
560
原厂原装
TI
22+
48TSSOP
9000
原厂渠道,现货配单
TI
23+
NA
20000
全新原装假一赔十
TI
24+
con
10000
查现货到京北通宇商城
TI
2025+
TSSOP-48
16000
原装优势绝对有货

TI2相关芯片制造商

  • TIANBO
  • TIMEGUARD
  • TIMES
  • TIMOTION
  • TIP
  • TITAN
  • TITANMEC
  • TITAN-US
  • TKP
  • TKPLUSEMI
  • TM
  • TMT

Texas Instruments 美国德州仪器公司

中文资料: 18247条

德州仪器(Texas Instruments),简称TI,是全球领先的半导体公司,为现实世界的信号处理提供创新的数字信号处理(DSP)及模拟器件技术。除半导体业务外,还提供包括传感与控制、教育产品和数字光源处理解决方案。TI总部位于美国德克萨斯州的达拉斯,并在25多个国家设有制造、设计或销售机构。德州仪器是推动互联网时代不断发展的半导体引擎,作为实时技术的领导者,TI正在快速发展,在无线与宽带接入等大型市场及数码相机和数字音频等新兴市场方面,凭借性能卓越的半导体解决方案不断推动着互联网时代的前进步伐。TI预想未来世界的方方面面都渗透着TI产品的点点滴滴,每个电话、每次上网、拍的每张照片、听的每