位置:SN65LVDS95DGGG4 > SN65LVDS95DGGG4详情

SN65LVDS95DGGG4中文资料

厂家型号

SN65LVDS95DGGG4

文件大小

445.27Kbytes

页面数量

22

功能描述

LVDS SERDES TRANSMITTER

LVDS 接口集成电路 Serdes Transmitter

数据手册

原厂下载下载地址一下载地址二到原厂下载

生产厂商

TI2

SN65LVDS95DGGG4数据手册规格书PDF详情

1FEATURES

• 3:21 Data Channel Compression at up to

1.428 Gigabits/s Throughput

• Suited for Point-to-Point Subsystem

Communication With Very Low EMI

• 21 Data Channels Plus Clock in Low-Voltage

TTL and 3 Data Channels Plus Clock Out

Low-Voltage Differential

• Operates From a Single 3.3-V Supply and

250 mW (Typ)

• 5-V Tolerant Data Inputs

• 'LVDS95 Has Rising Clock Edge Triggered

Inputs

• Bus Pins Tolerate 6-kV HBM ESD

• Packaged in Thin Shrink Small-Outline

Package With 20 Mil Terminal Pitch

• Consumes <1 mW When Disabled

• Wide Phase-Lock Input Frequency Range

20 MHz to 68 MHz

• No External Components Required for PLL

• Inputs Meet or Exceed the Requirements of

ANSI EIA/TIA-644 Standard

• Industrial Temperature Qualified

TA = –40°C to 85°C

• Replacement for the National DS90CR215

DESCRIPTION

The SN65LVDS95 LVDS serdes (serializer/deserializer) transmitter contains three 7-bit parallel-load serial-out

shift registers, a 7× clock synthesizer, and four low-voltage differential signaling (LVDS) line drivers in a single

integrated circuit. These functions allow 21 bits of single-ended LVTTL data to be synchronously transmitted over

4 balanced-pair conductors for receipt by a compatible receiver, such as the SN65LVDS96.

When transmitting, data bits D0 through D20 are each loaded into registers of the SN65LVDS95 on the rising

edge of the input clock signal (CLKIN). The frequency of CLKIN is multiplied seven times and then used to

serially unload the data registers in 7-bit slices. The three serial streams and a phase-locked clock (CLKOUT)

are then output to LVDS output drivers. The frequency of CLKOUT is the same as the input clock, CLKIN.

The SN65LVDS95 requires no external components and little or no control. The data bus appears the same at

the input to the transmitter and output of the receiver with data transmission transparent to the user(s). The only

user intervention is the possible use of the shutdown/clear (SHTDN) active-low input to inhibit the clock and shut

off the LVDS output drivers for lower power consumption. A low level on this signal clears all internal registers to

a low level.

The SN65LVDS95 is characterized for operation over ambient air temperatures of –40°C to 85°C.

SN65LVDS95DGGG4产品属性

  • 类型

    描述

  • 型号

    SN65LVDS95DGGG4

  • 功能描述

    LVDS 接口集成电路 Serdes Transmitter

  • RoHS

  • 制造商

    Texas Instruments

  • 激励器数量

    4

  • 接收机数量

    4

  • 数据速率

    155.5 Mbps

  • 工作电源电压

    5 V

  • 最大功率耗散

    1025 mW

  • 最大工作温度

    + 85 C

  • 封装/箱体

    SOIC-16 Narrow

  • 封装

    Reel

更新时间:2025-10-11 16:12:00
供应商 型号 品牌 批号 封装 库存 备注 价格
TI(德州仪器)
24+
TSSOP-48-6
7821
支持大陆交货,美金交易。原装现货库存。
TI
24+
80
TexasInstruments
18+
ICLVDSSERDESTX48-TSSOP
6800
公司原装现货/欢迎来电咨询!
Texas Instruments
24+
48-TSSOP
56200
一级代理/放心采购
TI(德州仪器)
2447
TSSOP-48
315000
40个/管一级代理专营品牌!原装正品,优势现货,长期
TI
25+
SSOP-48
80
就找我吧!--邀您体验愉快问购元件!
TI
23+
N/A
560
原厂原装
TI
22+
48TSSOP
9000
原厂渠道,现货配单
TI
23+
NA
20000
全新原装假一赔十
TI(德州仪器)
24+
TSSOP-48-6.1mm
690000
代理渠道/支持实单/只做原装