位置:SN65LVDS95 > SN65LVDS95详情
SN65LVDS95中文资料
SN65LVDS95数据手册规格书PDF详情
1FEATURES
• 3:21 Data Channel Compression at up to
1.428 Gigabits/s Throughput
• Suited for Point-to-Point Subsystem
Communication With Very Low EMI
• 21 Data Channels Plus Clock in Low-Voltage
TTL and 3 Data Channels Plus Clock Out
Low-Voltage Differential
• Operates From a Single 3.3-V Supply and
250 mW (Typ)
• 5-V Tolerant Data Inputs
• 'LVDS95 Has Rising Clock Edge Triggered
Inputs
• Bus Pins Tolerate 6-kV HBM ESD
• Packaged in Thin Shrink Small-Outline
Package With 20 Mil Terminal Pitch
• Consumes <1 mW When Disabled
• Wide Phase-Lock Input Frequency Range
20 MHz to 68 MHz
• No External Components Required for PLL
• Inputs Meet or Exceed the Requirements of
ANSI EIA/TIA-644 Standard
• Industrial Temperature Qualified
TA = –40°C to 85°C
• Replacement for the National DS90CR215
DESCRIPTION
The SN65LVDS95 LVDS serdes (serializer/deserializer) transmitter contains three 7-bit parallel-load serial-out
shift registers, a 7× clock synthesizer, and four low-voltage differential signaling (LVDS) line drivers in a single
integrated circuit. These functions allow 21 bits of single-ended LVTTL data to be synchronously transmitted over
4 balanced-pair conductors for receipt by a compatible receiver, such as the SN65LVDS96.
When transmitting, data bits D0 through D20 are each loaded into registers of the SN65LVDS95 on the rising
edge of the input clock signal (CLKIN). The frequency of CLKIN is multiplied seven times and then used to
serially unload the data registers in 7-bit slices. The three serial streams and a phase-locked clock (CLKOUT)
are then output to LVDS output drivers. The frequency of CLKOUT is the same as the input clock, CLKIN.
The SN65LVDS95 requires no external components and little or no control. The data bus appears the same at
the input to the transmitter and output of the receiver with data transmission transparent to the user(s). The only
user intervention is the possible use of the shutdown/clear (SHTDN) active-low input to inhibit the clock and shut
off the LVDS output drivers for lower power consumption. A low level on this signal clears all internal registers to
a low level.
The SN65LVDS95 is characterized for operation over ambient air temperatures of –40°C to 85°C.
SN65LVDS95产品属性
- 类型
描述
- 型号
SN65LVDS95
- 功能描述
缓冲器和线路驱动器 Serdes Transmitter
- RoHS
否
- 制造商
Micrel
- 输入线路数量
1
- 输出线路数量
2
- 极性
Non-Inverting
- 电源电压-最大
+/- 5.5 V
- 电源电压-最小
+/- 2.37 V
- 最大工作温度
+ 85 C
- 安装风格
SMD/SMT
- 封装/箱体
MSOP-8
- 封装
Reel
供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
---|---|---|---|---|---|---|---|
TI(德州仪器) |
24+ |
标准封装 |
10048 |
原厂直销,大量现货库存,交期快。价格优,支持账期 |
|||
TI(德州仪器) |
24+ |
TSSOP-48-6 |
7821 |
支持大陆交货,美金交易。原装现货库存。 |
|||
TI |
24+ |
TSSOP|48 |
55200 |
免费送样原盒原包现货一手渠道联系 |
|||
TI/德州仪器 |
25+ |
原厂封装 |
10280 |
原厂授权一级代理,专注军工、汽车、医疗、工业、新能源、电力! |
|||
TI |
24+ |
48-TSSOP |
2500 |
||||
TI/德州仪器 |
23+ |
TSSOP48 |
11200 |
原厂授权一级代理、全球订货优势渠道、可提供一站式BO |
|||
TI德州仪器 |
22+ |
24000 |
原装正品现货,实单可谈,量大价优 |
||||
TI(德州仪器) |
25+ |
封装 |
500000 |
源自原厂成本,高价回收工厂呆滞 |
|||
TI |
24+ |
原厂封装 |
36000 |
原装现货假一罚十 |
|||
TI |
25+ |
TSSOP48 |
1000 |
主打产品,长备大量现货 |
SN65LVDS95DGGRQ1 价格
参考价格:¥40.6589
SN65LVDS95 资料下载更多...
SN65LVDS95 芯片相关型号
Datasheet数据表PDF页码索引
- P1
- P2
- P3
- P4
- P5
- P6
- P7
- P8
- P9
- P10
- P11
- P12
- P13
- P14
- P15
- P16
- P17
- P18
- P19
- P20
- P21
- P22
- P23
- P24
- P25
- P26
- P27
- P28
- P29
- P30
- P31
- P32
- P33
- P34
- P35
- P36
- P37
- P38
- P39
- P40
- P41
- P42
- P43
- P44
- P45
- P46
- P47
- P48
- P49
- P50
- P51
- P52
- P53
- P54
- P55
- P56
- P57
- P58
- P59
- P60
- P61
- P62
- P63
- P64
- P65
- P66
- P67
- P68
- P69
- P70
- P71
- P72
- P73
- P74
- P75
- P76
- P77
- P78
- P79
- P80
- P81
- P82
- P83
- P84
- P85
- P86
- P87
- P88
- P89
- P90
- P91
- P92
- P93
- P94
- P95
- P96
- P97
- P98
- P99
- P100
- P101
- P102
- P103
- P104
- P105