位置:SN65LVDS84AQ-Q1 > SN65LVDS84AQ-Q1详情

SN65LVDS84AQ-Q1中文资料

厂家型号

SN65LVDS84AQ-Q1

文件大小

445.46Kbytes

页面数量

18

功能描述

FlatLink™ TRANSMITTER

数据手册

下载地址一下载地址二到原厂下载

生产厂商

TI2

SN65LVDS84AQ-Q1数据手册规格书PDF详情

1FEATURES

2· 21:3 Data Channel Compression at up to

196 Mbytes/s Throughput

· Suited for SVGA, XGA, or SXGA Data

Transmission From Controller to Display With

Very Low EMI

· 21 Data Channels Plus Clock In Low-Voltage

TTL Inputs and 3 Data Channels Plus Clock

Out Low-Voltage Differential Signaling (LVDS)

Outputs

· Operates From a Single 3.3-V Supply and

89 mW (Typ)

· Packaged in Thin Shrink Small-Outline

Package (TSSOP) With 20-Mil Terminal Pitch

· Consumes Less Than 0.54 mW When Disabled

· Wide Phase-Lock Input Frequency Range:

31 MHz to 75 MHz

· No External Components Required for PLL

· Outputs Meet or Exceed the Requirements of

ANSI EIA/TIA-644 Standard

· SSC Tracking Capability of 3% Center Spread

at 50-kHz Modulation Frequency

· Improved Replacement for SN75LVDS84 and

NSC DS90CF363A 3-V Device

· Qualified for Automotive Applications

DESCRIPTION/ORDERING INFORMATION

The SN65LVDS84AQ FlatLink™ transmitter contains three 7-bit parallel-load serial-out shift registers, and four

low-voltage differential signaling (LVDS) line drivers in a single integrated circuit. These functions allow 21 bits of

single-ended LVTTL data to be synchronously transmitted over 3 balanced-pair conductors for receipt by a

compatible receiver, such as the SN75LVDS82 or SN75LVDS86/86A.

When transmitting, data bits D0–D20 are each loaded into registers of the SN65LVDS84AQ upon the falling

edge. The internal PLL is frequency-locked to CLKIN and then used to unload the data registers in 7-bit slices.

The three serial streams and a phase-locked clock (CLKOUT) are then output to LVDS output drivers. The

frequency of CLKOUT is the same as the input clock, CLKIN.

The SN65LVDS84AQ requires no external components and little or no control. The data bus appears the same

at the input to the transmitter and output of the receiver with the data transmission transparent to the user(s). The

only user intervention is the possible use of the shutdown/clear (SHTDN) active-low input to inhibit the clock and

shut off the LVDS output drivers for lower power consumption. A low-level on this signal clears all internal

registers to a low level.

更新时间:2025-10-13 15:05:00
供应商 型号 品牌 批号 封装 库存 备注 价格
TI德州仪器
22+
24000
原装正品现货,实单可谈,量大价优
TI
2019+/2020+
TSSOP48
1500
原装正品现货库存
TI
24+
SOP
5000
只做原装公司现货
TEXASINSTRU
24+
7860
原装现货假一罚十
TexasInstruments
18+
ICFLATLINKRECEIVER48-TSS
6800
公司原装现货/欢迎来电咨询!
Texas Instruments
24+
48-TSSOP
35200
一级代理/放心采购
TI(德州仪器)
2447
TSSOP-48
315000
40个/管一级代理专营品牌!原装正品,优势现货,长期
TI
25+
SSOP-48
120
就找我吧!--邀您体验愉快问购元件!
TI
23+
N/A
560
原厂原装
TI
22+
48TSSOP
9000
原厂渠道,现货配单