位置:SN65LVDS84AQ-Q1 > SN65LVDS84AQ-Q1详情
SN65LVDS84AQ-Q1中文资料
SN65LVDS84AQ-Q1数据手册规格书PDF详情
1FEATURES
2· 21:3 Data Channel Compression at up to
196 Mbytes/s Throughput
· Suited for SVGA, XGA, or SXGA Data
Transmission From Controller to Display With
Very Low EMI
· 21 Data Channels Plus Clock In Low-Voltage
TTL Inputs and 3 Data Channels Plus Clock
Out Low-Voltage Differential Signaling (LVDS)
Outputs
· Operates From a Single 3.3-V Supply and
89 mW (Typ)
· Packaged in Thin Shrink Small-Outline
Package (TSSOP) With 20-Mil Terminal Pitch
· Consumes Less Than 0.54 mW When Disabled
· Wide Phase-Lock Input Frequency Range:
31 MHz to 75 MHz
· No External Components Required for PLL
· Outputs Meet or Exceed the Requirements of
ANSI EIA/TIA-644 Standard
· SSC Tracking Capability of 3% Center Spread
at 50-kHz Modulation Frequency
· Improved Replacement for SN75LVDS84 and
NSC DS90CF363A 3-V Device
· Qualified for Automotive Applications
DESCRIPTION/ORDERING INFORMATION
The SN65LVDS84AQ FlatLink™ transmitter contains three 7-bit parallel-load serial-out shift registers, and four
low-voltage differential signaling (LVDS) line drivers in a single integrated circuit. These functions allow 21 bits of
single-ended LVTTL data to be synchronously transmitted over 3 balanced-pair conductors for receipt by a
compatible receiver, such as the SN75LVDS82 or SN75LVDS86/86A.
When transmitting, data bits D0–D20 are each loaded into registers of the SN65LVDS84AQ upon the falling
edge. The internal PLL is frequency-locked to CLKIN and then used to unload the data registers in 7-bit slices.
The three serial streams and a phase-locked clock (CLKOUT) are then output to LVDS output drivers. The
frequency of CLKOUT is the same as the input clock, CLKIN.
The SN65LVDS84AQ requires no external components and little or no control. The data bus appears the same
at the input to the transmitter and output of the receiver with the data transmission transparent to the user(s). The
only user intervention is the possible use of the shutdown/clear (SHTDN) active-low input to inhibit the clock and
shut off the LVDS output drivers for lower power consumption. A low-level on this signal clears all internal
registers to a low level.
供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
---|---|---|---|---|---|---|---|
TI德州仪器 |
22+ |
24000 |
原装正品现货,实单可谈,量大价优 |
||||
TI |
2019+/2020+ |
TSSOP48 |
1500 |
原装正品现货库存 |
|||
TI |
24+ |
SOP |
5000 |
只做原装公司现货 |
|||
TEXASINSTRU |
24+ |
7860 |
原装现货假一罚十 |
||||
TexasInstruments |
18+ |
ICFLATLINKRECEIVER48-TSS |
6800 |
公司原装现货/欢迎来电咨询! |
|||
Texas Instruments |
24+ |
48-TSSOP |
35200 |
一级代理/放心采购 |
|||
TI(德州仪器) |
2447 |
TSSOP-48 |
315000 |
40个/管一级代理专营品牌!原装正品,优势现货,长期 |
|||
TI |
25+ |
SSOP-48 |
120 |
就找我吧!--邀您体验愉快问购元件! |
|||
TI |
23+ |
N/A |
560 |
原厂原装 |
|||
TI |
22+ |
48TSSOP |
9000 |
原厂渠道,现货配单 |
SN65LVDS84AQ-Q1 资料下载更多...
SN65LVDS84AQ-Q1 芯片相关型号
- 8905
- ADN-S-20-15-A-P
- REBS-55W-P
- REBS-55W-PSLASHQ
- REBS-55W-R
- REBS-55W-RSLASHQ
- REBS-55W-S
- REBS-55W-SSLASHQ
- REBS-55W-V
- REBS-55W-VSLASHQ
- S4EB-L-6V
- SN65LVDS84ADGGRQ1
- SN65LVDS84AQ
- SN74ABT162245
- TBOX323-835-FL
- TBOX323-835-FL_V01
- TBOX324-894-FL
- TBOX324-894-FL_V01
- TBOX500-510-FL
- TPA6138A2PW
- TPA6138A2PW.A
- TPA6138A2PWR
- TPA6138A2PWR.A
- TPL5010QDDCTQ1
- TPL5010QDDCTQ1.A
- UHE1E392MHD
- UHE1E392MHD6
- UUJ1V102MNJ1MS
- UUJ1V102MNJ6MS
Datasheet数据表PDF页码索引
- P1
- P2
- P3
- P4
- P5
- P6
- P7
- P8
- P9
- P10
- P11
- P12
- P13
- P14
- P15
- P16
- P17
- P18
- P19
- P20
- P21
- P22
- P23
- P24
- P25
- P26
- P27
- P28
- P29
- P30
- P31
- P32
- P33
- P34
- P35
- P36
- P37
- P38
- P39
- P40
- P41
- P42
- P43
- P44
- P45
- P46
- P47
- P48
- P49
- P50
- P51
- P52
- P53
- P54
- P55
- P56
- P57
- P58
- P59
- P60
- P61
- P62
- P63
- P64
- P65
- P66
- P67
- P68
- P69
- P70
- P71
- P72
- P73
- P74
- P75
- P76
- P77
- P78
- P79
- P80
- P81
- P82
- P83
- P84
- P85
- P86
- P87
- P88
- P89
- P90
- P91
- P92
- P93
- P94
- P95
- P96
- P97
- P98
- P99
- P100
- P101
- P102
- P103
- P104
- P105