位置:SN65LVDS84AQDGG.A > SN65LVDS84AQDGG.A详情

SN65LVDS84AQDGG.A中文资料

厂家型号

SN65LVDS84AQDGG.A

文件大小

518.96Kbytes

页面数量

22

功能描述

FLATLINK TRANSMITTER

数据手册

下载地址一下载地址二到原厂下载

生产厂商

TI2

SN65LVDS84AQDGG.A数据手册规格书PDF详情

21:3 Data Channel Compression at up to

196 Million Bytes per Second Throughput

Suited for SVGA, XGA, or SXGA Data

Transmission From Controller to Display

With Very Low EMI

21 Data Channels Plus Clock In

Low-Voltage TTL Inputs and 3 Data

Channels Plus Clock Out Low-Voltage

Differential Signaling (LVDS) Outputs

Operates From a Single 3.3-V Supply and

89 mW (Typ)

Ultralow-Power 3.3-V CMOS Version of the

SN75LVDS84. Power Consumption About

One Third of the ’LVDS84

Packaged in Thin Shrink Small-Outline

Package (TSSOP) With 20 Mil Terminal

Pitch

Consumes Less Than 0.54 mW When

Disabled

Wide Phase-Lock Input Frequency Range:

31 MHz to 75 MHz

No External Components Required for PLL

Outputs Meet or Exceed the Requirements

of ANSI EIA/TIA-644 Standard

SSC Tracking Capability of 3% Center

Spread at 50-kHz Modulation Frequency

Improved Replacement for SN75LVDS84

and NSC’s DS90CF363A 3-V Device

Available in Q-Temp Automotive

High Reliability Automotive Applications

Configuration Control / Print Support

Qualification to Automotive Standards

description

The SN75LVDS84A and SN65LVDS84AQ FlatLink transmitters contains three 7-bit parallel-load serial-out shift

registers, and four low-voltage differential signaling (LVDS) line drivers in a single integrated circuit. These

functions allow 21 bits of single-ended LVTTL data to be synchronously transmitted over 3 balanced-pair

conductors for receipt by a compatible receiver, such as the SN75LVDS82 or SN75LVDS86/86A.

When transmitting, data bits D0 – D20 are each loaded into registers of the ’LVDS84A upon the falling edge.

The internal PLL is frequency-locked to CLKIN and then used to unload the data registers in 7-bit slices. The

three serial streams and a phase-locked clock (CLKOUT) are then output to LVDS output drivers. The frequency

of CLKOUT is the same as the input clock, CLKIN.

The ’LVDS84A requires no external components and little or no control. The data bus appears the same at the

input to the transmitter and output of the receiver with the data transmission transparent to the user(s). The only

user intervention is the possible use of the shutdown/clear (SHTDN) active-low input to inhibit the clock and shut

off the LVDS output drivers for lower power consumption. A low-level on this signal clears all internal registers

to a low level.

The SN75LVDS84A is characterized for operation over ambient free-air temperatures of 0°C to 70°C. The

SN65LVDS84AQ is characterized for operation over the full Automotive temperature range of –40°C to 125°C.

更新时间:2025-10-14 14:26:00
供应商 型号 品牌 批号 封装 库存 备注 价格
TI
24+
原厂原封
6523
进口原装公司百分百现货可出样品
TI
24+
TSSOP
998
TI
25+
SOP-24
3378
绝对原装公司现货供应!价格优势
TI
25+23+
TSOP48
18498
绝对原装正品全新进口深圳现货
TexasInstruments
18+
ICFLATLINKTRANSMITTER48-
6800
公司原装现货/欢迎来电咨询!
TI
24+
TSSOP48
90000
一级代理商进口原装现货、假一罚十价格合理
TI
24+
TSSOP48
20000
全新原厂原装,进口正品现货,正规渠道可含税!!
TI
20+
TSSOP48
53650
TI原装主营-可开原型号增税票
TI-BB
20+
TSSOP48
2960
诚信交易大量库存现货
Texas Instruments
24+
48-TSSOP
65200
一级代理/放心采购