位置:SN65LVDS150PWR.B > SN65LVDS150PWR.B详情

SN65LVDS150PWR.B中文资料

厂家型号

SN65LVDS150PWR.B

文件大小

302.05Kbytes

页面数量

19

功能描述

MuxIt™ PLL FREQUENCY MULTIPLIER

数据手册

下载地址一下载地址二到原厂下载

生产厂商

TI2

SN65LVDS150PWR.B数据手册规格书PDF详情

FEATURES

· A Member of the MuxIt™ Serializer-

Deserializer Building-Block Chip Family

· Pin Selectable Frequency Multiplier Ratios

Between 4 and 40

· Input Clock Frequencies From 5 to 50 MHz

· Multiplied Clock Frequencies up to

400 MHz

· Internal Loop Filters and Low PLL-Jitter of

20 ps RMS Typical at 200 MHz

· LVDS Compatible Differential Inputs and

Outputs Meet or Exceed the Requirements of

ANSI EIA/TIA-644-A

· LVTTL Compatible Inputs Are 5 V Tolerant

· LVDS Inputs and Outputs ESD Protection

Exceeds 12 kV HBM

· Operates From a Single 3.3 V Supply

· Packaged in 28-Pin Thin Shrink Small-Outline

Package With 26 mil Terminal Pitch

DESCRIPTION

The MuxIt is a family of general-purpose, multiple-chip building blocks for implementing parallel data serializers

and deserializers. The system allows for wide parallel data to be transmitted through a reduced number of

differential transmission lines over distances greater than can be achieved with a single-ended (e.g., LVTTL or

LVCMOS) data interface. The number of bits multiplexed per transmission line is user selectable, allowing for

higher transmission efficiencies than with other existing fixed ratio solutions. Muxlt utilizes the LVDS

(TIA/EIA-644) low voltage differential signaling technology for communications between the data source and data

destination.

The MuxIt family initially includes three devices supporting simplex communications; The SN65LVDS150 Phase

Locked Loop-Frequency Multiplier, The SN65LVDS151 Serializer-Transmitter, and The SN65LVDS152

Receiver-Deserializer.

The SN65LVDS150 is a PLL based frequency multiplier designed for use with the other members of the MuxIt

family of serializers and deserializers. The frequency multiplication ratio is pin selectable over a wide range of

values from 4 through 40 to accommodate a broad spectrum of user needs. No external filter components are

needed. A PLL lock indicator output is available which may be used to enable link data transfers.

The design of the SN65LVDS150 allows it to be used at either the transmit end or the receive end of the MuxIt

serial link. The differential clock reference input (CRI) is driven by the system's parallel data clock when at the

source end of the link, or by the link clock when at the destination end of the link. The differential clock reference

input may be driven by either an LVDS differential signal, or by a single ended clock of either polarity. For

single-ended use the nonclocked input is biased to the logic threshold voltage. A VCC/2 threshold reference, VT,

is provided on a pin adjacent the differential CRI pins for convenience when the input is used in a single-ended

mode.

更新时间:2025-10-8 8:30:00
供应商 型号 品牌 批号 封装 库存 备注 价格
TexasInstruments
18+
ICPLLFREQMULTIPLIER28-TS
6800
公司原装现货/欢迎来电咨询!
TI
2025+
TSSOP28
4845
全新原厂原装产品、公司现货销售
TI/TEXAS
NEW
原厂封装
8931
代理全系列销售, 全新原装正品,价格优势,长期供应,量大可订
TI
25+23+
TSSOP
38130
绝对原装正品全新进口深圳现货
TI
24+
TSSOP
6000
进口原装正品假一赔十,货期7-10天
TI
24+
92
TI
25+
3-SOT23B
2300
百分百原装正品 真实公司现货库存 本公司只做原装 可
TI
23+
TSSOP-32
3580
全新原装假一赔十
TI
20+
TSSOP
65790
原装优势主营型号-可开原型号增税票
Texas Instruments
24+
32-TSSOP
56200
一级代理/放心采购