位置:SN65LVDS150PW > SN65LVDS150PW详情

SN65LVDS150PW中文资料

厂家型号

SN65LVDS150PW

文件大小

302.05Kbytes

页面数量

19

功能描述

MuxIt™ PLL FREQUENCY MULTIPLIER

锁相环 - PLL TM PLL f Mult

数据手册

原厂下载下载地址一下载地址二到原厂下载

生产厂商

TI2

SN65LVDS150PW数据手册规格书PDF详情

FEATURES

· A Member of the MuxIt™ Serializer-

Deserializer Building-Block Chip Family

· Pin Selectable Frequency Multiplier Ratios

Between 4 and 40

· Input Clock Frequencies From 5 to 50 MHz

· Multiplied Clock Frequencies up to

400 MHz

· Internal Loop Filters and Low PLL-Jitter of

20 ps RMS Typical at 200 MHz

· LVDS Compatible Differential Inputs and

Outputs Meet or Exceed the Requirements of

ANSI EIA/TIA-644-A

· LVTTL Compatible Inputs Are 5 V Tolerant

· LVDS Inputs and Outputs ESD Protection

Exceeds 12 kV HBM

· Operates From a Single 3.3 V Supply

· Packaged in 28-Pin Thin Shrink Small-Outline

Package With 26 mil Terminal Pitch

DESCRIPTION

The MuxIt is a family of general-purpose, multiple-chip building blocks for implementing parallel data serializers

and deserializers. The system allows for wide parallel data to be transmitted through a reduced number of

differential transmission lines over distances greater than can be achieved with a single-ended (e.g., LVTTL or

LVCMOS) data interface. The number of bits multiplexed per transmission line is user selectable, allowing for

higher transmission efficiencies than with other existing fixed ratio solutions. Muxlt utilizes the LVDS

(TIA/EIA-644) low voltage differential signaling technology for communications between the data source and data

destination.

The MuxIt family initially includes three devices supporting simplex communications; The SN65LVDS150 Phase

Locked Loop-Frequency Multiplier, The SN65LVDS151 Serializer-Transmitter, and The SN65LVDS152

Receiver-Deserializer.

The SN65LVDS150 is a PLL based frequency multiplier designed for use with the other members of the MuxIt

family of serializers and deserializers. The frequency multiplication ratio is pin selectable over a wide range of

values from 4 through 40 to accommodate a broad spectrum of user needs. No external filter components are

needed. A PLL lock indicator output is available which may be used to enable link data transfers.

The design of the SN65LVDS150 allows it to be used at either the transmit end or the receive end of the MuxIt

serial link. The differential clock reference input (CRI) is driven by the system's parallel data clock when at the

source end of the link, or by the link clock when at the destination end of the link. The differential clock reference

input may be driven by either an LVDS differential signal, or by a single ended clock of either polarity. For

single-ended use the nonclocked input is biased to the logic threshold voltage. A VCC/2 threshold reference, VT,

is provided on a pin adjacent the differential CRI pins for convenience when the input is used in a single-ended

mode.

SN65LVDS150PW产品属性

  • 类型

    描述

  • 型号

    SN65LVDS150PW

  • 功能描述

    锁相环 - PLL TM PLL f Mult

  • RoHS

  • 制造商

    Silicon Labs

  • 类型

    PLL Clock Multiplier

  • 电路数量

    1

  • 最大输入频率

    710 MHz

  • 最小输入频率

    0.002 MHz

  • 输出频率范围

    0.002 MHz to 808 MHz

  • 电源电压-最大

    3.63 V

  • 电源电压-最小

    1.71 V

  • 最大工作温度

    + 85 C

  • 最小工作温度

    - 40 C

  • 封装/箱体

    QFN-36

  • 封装

    Tray

更新时间:2026-2-13 14:26:00
供应商 型号 品牌 批号 封装 库存 备注 价格
TI
24+
TSSOP28
5630
TI一级代理原厂授权渠道实单支持
TI
2021+
TSSOP28
9450
原装现货。
TI
2021+
TSSOP28
6800
原厂原装,欢迎咨询
TI/德州仪器
25+
原厂封装
10000
TI
24+
原厂封装
36000
原装现货假一罚十
TI
17+
TSSOP-16
6200
100%原装正品现货
TI
2016+
TSSOP28
3000
主营TI,绝对原装,假一赔十,可开17%增值税发票!
TI
24+
TSSOP28
6232
公司原厂原装现货假一罚十!特价出售!强势库存!
TI
25+
TSSOP
23
百分百原装正品 真实公司现货库存 本公司只做原装 可
TI
23+
16TSSOP
5000
原装正品,假一罚十

SN65LVDS150PW 价格

参考价格:¥44.1684

型号:SN65LVDS150PW 品牌:TI 备注:这里有SN65LVDS150PW多少钱,2026年最近7天走势,今日出价,今日竞价,SN65LVDS150PW批发/采购报价,SN65LVDS150PW行情走势销售排排榜,SN65LVDS150PW报价。