位置:CDCU877AGQL > CDCU877AGQL详情

CDCU877AGQL中文资料

厂家型号

CDCU877AGQL

文件大小

1191.62Kbytes

页面数量

23

功能描述

1.8-V PHASE LOCK LOOP CLOCK DRIVER

1.8V PHASE LOCK LOOP CLOCK DRIVER

数据手册

原厂下载下载地址一下载地址二到原厂下载

生产厂商

TI2

CDCU877AGQL数据手册规格书PDF详情

FEATURES

· 1.8-V Phase Lock Loop Clock Driver for

Double Data Rate (DDR II) Applications

· Spread Spectrum Clock Compatible

· Operating Frequency: 10 MHz to 400 MHz

· Low Current Consumption: <135 mA

· Low Jitter (Cycle-Cycle): ±30 ps

· Low Output Skew: 35 ps

· Low Period Jitter: ±20 ps

· Low Dynamic Phase Offset: ±15 ps

· Low Static Phase Offset: ±50 ps

· Distributes One Differential Clock Input to Ten

Differential Outputs

· 52-Ball μBGA (MicroStar™ Junior BGA,

0,65-mm pitch) and 40-Pin MLF

· External Feedback Pins (FBIN, FBIN) are Used

to Synchronize the Outputs to the Input

Clocks

· Meets or Exceeds JESD82-8 PLL Standard for

PC2-3200/4300

· Fail-Safe Inputs

DESCRIPTION

The CDCU877 is a high-performance, low-jitter, low-skew, zero-delay buffer that distributes a differential clock

input pair (CK, CK) to ten differential pairs of clock outputs (Yn, Yn) and to one differential pair of feedback clock

outputs (FBOUT, FBOUT). The clock outputs are controlled by the input clocks (CK, CK), the feedback clocks

(FBIN, FBIN), the LVCMOS control pins (OE, OS), and the analog power input (AVDD). When OE is low, the

clock outputs, except FBOUT/FBOUT, are disabled while the internal PLL continues to maintain its locked-in

frequency. OS (output select) is a program pin that must be tied to GND or VDD. When OS is high, OE functions

as previously described. When OS and OE are both low, OE has no affect on Y7/Y7, they are free running.

When AVDD is grounded, the PLL is turned off and bypassed for test purposes.

When both clock inputs (CK, CK) are logic low, the device enters in a low power mode. An input logic detection

circuit on the differential inputs, independent from input buffers, detects the logic low level and performs in a low

power state where all outputs, the feedback, and the PLL are off. When the clock inputs transition from being

logic low to being differential signals, the PLL turns back on, the inputs and the outputs are enabled, and the

PLL obtains phase lock between the feedback clock pair (FBIN, FBIN) and the clock input pair (CK, CK) within

the specified stabilization time.

The CDCU877 is able to track spread spectrum clocking (SSC) for reduced EMI. This device operates from

—40°C to 85°C.

CDCU877AGQL产品属性

  • 类型

    描述

  • 型号

    CDCU877AGQL

  • 制造商

    TI

  • 制造商全称

    Texas Instruments

  • 功能描述

    1.8V PHASE LOCK LOOP CLOCK DRIVER

更新时间:2025-10-7 15:08:00
供应商 型号 品牌 批号 封装 库存 备注 价格
24+
TSSOP20
6000
美国德州仪器TEXASINSTRUMENTS原厂代理辉华拓展内地现
TI/德州仪器
2023+
DIP
53200
正品,原装现货
TI
2450+
DIP
9485
只做原厂原装正品终端客户免费申请样品
TI
25+
SMD
18000
原厂直接发货进口原装
TI
24+
52-BGA
7500
TI
25+
BGA
5000
热卖
TI
23+
BGA
5000
原装正品,假一罚十
TI
24+
BGA
5000
只做原装公司现货
TI
23+
BGA
8650
受权代理!全新原装现货特价热卖!
TI
DC04
SMD
6000
绝对原装自己现货