位置:CDCU877A > CDCU877A详情
CDCU877A中文资料
CDCU877A数据手册规格书PDF详情
FEATURES
· 1.8-V Phase Lock Loop Clock Driver for
Double Data Rate (DDR II) Applications
· Spread Spectrum Clock Compatible
· Operating Frequency: 10 MHz to 400 MHz
· Low Current Consumption: <135 mA
· Low Jitter (Cycle-Cycle): ±30 ps
· Low Output Skew: 35 ps
· Low Period Jitter: ±20 ps
· Low Dynamic Phase Offset: ±15 ps
· Low Static Phase Offset: ±50 ps
· Distributes One Differential Clock Input to Ten
Differential Outputs
· 52-Ball μBGA (MicroStar™ Junior BGA,
0,65-mm pitch) and 40-Pin MLF
· External Feedback Pins (FBIN, FBIN) are Used
to Synchronize the Outputs to the Input
Clocks
· Meets or Exceeds JESD82-8 PLL Standard for
PC2-3200/4300
· Fail-Safe Inputs
DESCRIPTION
The CDCU877 is a high-performance, low-jitter, low-skew, zero-delay buffer that distributes a differential clock
input pair (CK, CK) to ten differential pairs of clock outputs (Yn, Yn) and to one differential pair of feedback clock
outputs (FBOUT, FBOUT). The clock outputs are controlled by the input clocks (CK, CK), the feedback clocks
(FBIN, FBIN), the LVCMOS control pins (OE, OS), and the analog power input (AVDD). When OE is low, the
clock outputs, except FBOUT/FBOUT, are disabled while the internal PLL continues to maintain its locked-in
frequency. OS (output select) is a program pin that must be tied to GND or VDD. When OS is high, OE functions
as previously described. When OS and OE are both low, OE has no affect on Y7/Y7, they are free running.
When AVDD is grounded, the PLL is turned off and bypassed for test purposes.
When both clock inputs (CK, CK) are logic low, the device enters in a low power mode. An input logic detection
circuit on the differential inputs, independent from input buffers, detects the logic low level and performs in a low
power state where all outputs, the feedback, and the PLL are off. When the clock inputs transition from being
logic low to being differential signals, the PLL turns back on, the inputs and the outputs are enabled, and the
PLL obtains phase lock between the feedback clock pair (FBIN, FBIN) and the clock input pair (CK, CK) within
the specified stabilization time.
The CDCU877 is able to track spread spectrum clocking (SSC) for reduced EMI. This device operates from
—40°C to 85°C.
CDCU877A产品属性
- 类型
描述
- 型号
CDCU877A
- 制造商
TI
- 制造商全称
Texas Instruments
- 功能描述
1.8V PHASE LOCK LOOP CLOCK DRIVER
供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
---|---|---|---|---|---|---|---|
24+ |
SOP8 |
6000 |
美国德州仪器TEXASINSTRUMENTS原厂代理辉华拓展内地现 |
||||
TI/德州仪器 |
25+ |
BGA52 |
32360 |
TI/德州仪器全新特价CDCU877AZQLR即刻询购立享优惠#长期有货 |
|||
TI |
2021+ |
QFN40 |
6800 |
原厂原装,欢迎咨询 |
|||
TI/德州仪器 |
25+ |
QFN40 |
2787 |
原装优势公司现货! |
|||
TI/德州仪器 |
2023+ |
DIP |
53200 |
正品,原装现货 |
|||
TI(德州仪器) |
24+ |
QFN40EP(6x6) |
2669 |
只做原装,提供一站式配单服务,代工代料。BOM配单 |
|||
TI |
24+ |
NFBGA|52 |
70230 |
免费送样原盒原包现货一手渠道联系 |
|||
TI/德州仪器 |
25+ |
原厂封装 |
10000 |
||||
TI |
2450+ |
DIP |
9485 |
只做原厂原装正品终端客户免费申请样品 |
|||
TI |
25+ |
SMD |
18000 |
原厂直接发货进口原装 |
CDCU877AZQLT 价格
参考价格:¥28.3056
CDCU877A 资料下载更多...
CDCU877A相关电子新闻
CDCU877ANMKT
CDCU877ANMKT
2022-6-28
CDCU877A 芯片相关型号
- 884
- CDCU877
- CN16PT-145
- CN16PT-145-006
- CN16PT-145-110
- CN16PT-145-116
- CN16PT-145-220
- CN16PT-145-776
- CN16PT-145-C24
- CN16PT-145-DC
- MPSC-130
- NT6YL16M32B3-T1
- NT6YL16M32B3-T3
- NT6YL16M32B5-T1
- NT6YL16M32B5-T3
- NT6YL16M32BA-G0
- PX319-150G5V
- PX319-150G5V.
- PX319-150GI
- PX319-150GI.
- PX319-150GV
- S70STJNS
- S70STJNT
- S70STJNU
- S70STJNY
Datasheet数据表PDF页码索引
- P1
- P2
- P3
- P4
- P5
- P6
- P7
- P8
- P9
- P10
- P11
- P12
- P13
- P14
- P15
- P16
- P17
- P18
- P19
- P20
- P21
- P22
- P23
- P24
- P25
- P26
- P27
- P28
- P29
- P30
- P31
- P32
- P33
- P34
- P35
- P36
- P37
- P38
- P39
- P40
- P41
- P42
- P43
- P44
- P45
- P46
- P47
- P48
- P49
- P50
- P51
- P52
- P53
- P54
- P55
- P56
- P57
- P58
- P59
- P60
- P61
- P62
- P63
- P64
- P65
- P66
- P67
- P68
- P69
- P70
- P71
- P72
- P73
- P74
- P75
- P76
- P77
- P78
- P79
- P80
- P81
- P82
- P83
- P84
- P85
- P86
- P87
- P88
- P89
- P90
- P91
- P92
- P93
- P94
- P95
- P96
- P97
- P98
- P99
- P100
- P101
- P102
- P103
- P104
- P105