位置:CDCDLP223PW.B > CDCDLP223PW.B详情

CDCDLP223PW.B中文资料

厂家型号

CDCDLP223PW.B

文件大小

339.21Kbytes

页面数量

10

功能描述

3.3 V Clock Synthesizer for DLP™ Systems

数据手册

下载地址一下载地址二到原厂下载

生产厂商

TI2

CDCDLP223PW.B数据手册规格书PDF详情

FEATURES

· High-Performance Clock Synthesizer

· Uses a 20 MHz Crystal Input to Generate

Multiple Output Frequencies

· Integrated Load Capacitance for 20 MHz

Oscillator Reducing System Cost

· All PLL Loop Filter Components are

Integrated

· Generates the Following Clocks:

– REF CLK 20 MHz (Buffered)

– XCG CLK 100 MHz With SSC

– DMD CLK 200-400 MHz With Selectable

SSC

· Very Low Period Jitter Characteristic:

– ±100 ps at 20 MHz Output

– ±75 ps at 100 MHz and 200–400 MHz

Outputs

· Includes Spread-Spectrum Clocking (SSC),

With Down Spread for 100 MHz and Center

Spread for 200–400 MHz

· HCLK Differential Outputs for the 100 MHz

and the 200–400 MHz Clock

· Operates From Single 3.3-V Supply

· Packaged in TSSOP20

· Characterized for the Industrial Temperature

Range -40°C to 85°C

· ESD Protection Exceeds JESD22

· 2000-V Human-Body Model (A114-C) –

MIL-STD-883, Method 3015

TYPICAL APPLICATIONS

· Central Clock Generator for DLP™ Systems

DESCRIPTION

The CDCDLP223 is a PLL-based high performance

clock synthesizer that is optimized for use in DLP™

systems. It uses a 20 MHz crystal to generate the

fundamental frequency and derives the frequencies

for the 100 MHz HCLK and the 300 MHz HCLK

output. Further, the CDCDLP223 generates a

buffered copy of the 20 MHz Crystal Oscillator

Frequency at the 20 MHz output terminal.

The 100 MHz HCLK output provides the reference

clock for the XDR Clock Generator (CDCD5704).

Spread-spectrum clocking with 0.5% down spread,

which reduces Electro Magnetic Interference (EMI),

is applied in the default configuration. The

spread-spectrum clocking (SSC) is turned on and off

via the serial control interface.

The 300 MHz HCLK output provides a 200-400 MHz

clock signal for the DMD Control Logic of the DLP™

Control ASIC. Frequency selection in 20 MHz steps

is possible via the serial control interface.

Spread-spectrum clocking with ±1.0% or ±1.5%

center spread is applied, which can be disabled via

the serial control interface

The CDCDLP223 features a fail safe start-up circuit,

which enables the PLLs only if a sufficient supply

voltage is applied and a stable oscillation is delivered

from the crystal oscillator. After the crystal start-up

time and the PLL stabilization time, all outputs are

ready for use.

The CDCDLP223 works from a single 3.3-V supply

and is characterized for operation from –40°C to

85°C.

更新时间:2025-10-18 15:14:00
供应商 型号 品牌 批号 封装 库存 备注 价格
TexasInstruments
18+
ICCLKSYNTHFORDLPSYS20TSS
6580
公司原装现货/欢迎来电咨询!
TI
715
295
原装正品
Texas Instruments
24+
20-TSSOP
56200
一级代理/放心采购
TI
25+
SSOP-20
140
就找我吧!--邀您体验愉快问购元件!
Texas
25+
25000
原厂原包 深圳现货 主打品牌 假一赔百 可开票!
TI
23+
N/A
560
原厂原装
TI
22+
20TSSOP
9000
原厂渠道,现货配单
TI(德州仪器)
24+
TSSOP20
7350
现货供应,当天可交货!免费送样,原厂技术支持!!!
TI
2025+
TSSOP20
3587
全新原厂原装产品、公司现货销售
TI(德州仪器)
24+
TSSOP20
1525
原装现货,免费供样,技术支持,原厂对接