位置:CDCDLP223PW.B > CDCDLP223PW.B详情
CDCDLP223PW.B中文资料
CDCDLP223PW.B数据手册规格书PDF详情
FEATURES
· High-Performance Clock Synthesizer
· Uses a 20 MHz Crystal Input to Generate
Multiple Output Frequencies
· Integrated Load Capacitance for 20 MHz
Oscillator Reducing System Cost
· All PLL Loop Filter Components are
Integrated
· Generates the Following Clocks:
– REF CLK 20 MHz (Buffered)
– XCG CLK 100 MHz With SSC
– DMD CLK 200-400 MHz With Selectable
SSC
· Very Low Period Jitter Characteristic:
– ±100 ps at 20 MHz Output
– ±75 ps at 100 MHz and 200–400 MHz
Outputs
· Includes Spread-Spectrum Clocking (SSC),
With Down Spread for 100 MHz and Center
Spread for 200–400 MHz
· HCLK Differential Outputs for the 100 MHz
and the 200–400 MHz Clock
· Operates From Single 3.3-V Supply
· Packaged in TSSOP20
· Characterized for the Industrial Temperature
Range -40°C to 85°C
· ESD Protection Exceeds JESD22
· 2000-V Human-Body Model (A114-C) –
MIL-STD-883, Method 3015
TYPICAL APPLICATIONS
· Central Clock Generator for DLP™ Systems
DESCRIPTION
The CDCDLP223 is a PLL-based high performance
clock synthesizer that is optimized for use in DLP™
systems. It uses a 20 MHz crystal to generate the
fundamental frequency and derives the frequencies
for the 100 MHz HCLK and the 300 MHz HCLK
output. Further, the CDCDLP223 generates a
buffered copy of the 20 MHz Crystal Oscillator
Frequency at the 20 MHz output terminal.
The 100 MHz HCLK output provides the reference
clock for the XDR Clock Generator (CDCD5704).
Spread-spectrum clocking with 0.5% down spread,
which reduces Electro Magnetic Interference (EMI),
is applied in the default configuration. The
spread-spectrum clocking (SSC) is turned on and off
via the serial control interface.
The 300 MHz HCLK output provides a 200-400 MHz
clock signal for the DMD Control Logic of the DLP™
Control ASIC. Frequency selection in 20 MHz steps
is possible via the serial control interface.
Spread-spectrum clocking with ±1.0% or ±1.5%
center spread is applied, which can be disabled via
the serial control interface
The CDCDLP223 features a fail safe start-up circuit,
which enables the PLLs only if a sufficient supply
voltage is applied and a stable oscillation is delivered
from the crystal oscillator. After the crystal start-up
time and the PLL stabilization time, all outputs are
ready for use.
The CDCDLP223 works from a single 3.3-V supply
and is characterized for operation from –40°C to
85°C.
供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
---|---|---|---|---|---|---|---|
TexasInstruments |
18+ |
ICCLKSYNTHFORDLPSYS20TSS |
6580 |
公司原装现货/欢迎来电咨询! |
|||
TI |
715 |
295 |
原装正品 |
||||
Texas Instruments |
24+ |
20-TSSOP |
56200 |
一级代理/放心采购 |
|||
TI |
25+ |
SSOP-20 |
140 |
就找我吧!--邀您体验愉快问购元件! |
|||
Texas |
25+ |
25000 |
原厂原包 深圳现货 主打品牌 假一赔百 可开票! |
||||
TI |
23+ |
N/A |
560 |
原厂原装 |
|||
TI |
22+ |
20TSSOP |
9000 |
原厂渠道,现货配单 |
|||
TI(德州仪器) |
24+ |
TSSOP20 |
7350 |
现货供应,当天可交货!免费送样,原厂技术支持!!! |
|||
TI |
2025+ |
TSSOP20 |
3587 |
全新原厂原装产品、公司现货销售 |
|||
TI(德州仪器) |
24+ |
TSSOP20 |
1525 |
原装现货,免费供样,技术支持,原厂对接 |
CDCDLP223PW.B 资料下载更多...
CDCDLP223PW.B 芯片相关型号
- BD00IC0WEFJ
- C274NAB4100AA0J
- C274NAB4100AA1J
- C274NAB4100AA2J
- D340
- D340Q
- D340T
- D343TSLASHQ
- J10
- J1-A4007-E
- J1-A4022
- J1-A4022-E
- J1-A4037
- J1-A4037-E
- J1-AB002-E
- J1-AB004
- J1-AB004-E
- J1-AB007
- J1-AB007-E
- J1-AB015
- J1-AB015-E
- J1-AB022-E
- LPA-44M2W-F
- OS100-AP
- OS100-CA15FT
- OS100-CA25FT
- OS100-DR
- OS100-LS
- OS100-MB
- OS100-WC
Datasheet数据表PDF页码索引
- P1
- P2
- P3
- P4
- P5
- P6
- P7
- P8
- P9
- P10
- P11
- P12
- P13
- P14
- P15
- P16
- P17
- P18
- P19
- P20
- P21
- P22
- P23
- P24
- P25
- P26
- P27
- P28
- P29
- P30
- P31
- P32
- P33
- P34
- P35
- P36
- P37
- P38
- P39
- P40
- P41
- P42
- P43
- P44
- P45
- P46
- P47
- P48
- P49
- P50
- P51
- P52
- P53
- P54
- P55
- P56
- P57
- P58
- P59
- P60
- P61
- P62
- P63
- P64
- P65
- P66
- P67
- P68
- P69
- P70
- P71
- P72
- P73
- P74
- P75
- P76
- P77
- P78
- P79
- P80
- P81
- P82
- P83
- P84
- P85
- P86
- P87
- P88
- P89
- P90
- P91
- P92
- P93
- P94
- P95
- P96
- P97
- P98
- P99
- P100
- P101
- P102
- P103
- P104
- P105